Low Power VLSI Circuits Design Strategies and Methodologies: A Literature Review

被引:0
|
作者
Varadharajan, Senthil Kumaran [1 ]
Nallasamy, Viswanathan [1 ]
机构
[1] Mahendra Engn Coll, Dept ECE, Namakkal 637503, India
关键词
CMOS; Power Dissipation; Low power strategies; Dynamic Power Management; Leakage power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Researchers stare at the design of low power devices as they are ruling the today's electronics industries. In VLSI circuits, power dissipation is a critical design parameter as it plays a vital role in the performance estimation of the battery operated devices particularly used in biomedical applications. The decrease in chip size and increase in chip density and complexity escalate the difficulty in designing higher performance low power consuming system on a chip. Further, overall power management on a chip is becoming a big challenge below 100 nm node because of its increased design complexity. Besides, leakage current also plays a vital role in Power management of low power VLSI devices. In sub-micron technologies, leakage and dynamic power consumption is becoming an essential design parameter as it is dissipating a considerable portion of the total power consumption. To increase the battery life of portable devices, leakage and dynamic power reduction is emerging as a primary goal of the VLSI circuit design. This paper provides an insight about the various methodologies, strategies and power management techniques to be used for the design of low power circuit based systems.
引用
收藏
页码:245 / 251
页数:7
相关论文
共 50 条
  • [1] Low Power Design Techniques and Implementation Strategies Adopted in VLSI Circuits
    Padmavathi, B.
    Geetha, B. T.
    Bhuvaneshwari, K.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1764 - 1767
  • [2] Low Power Design of VLSI Circuits and Systems
    Hao, Peiyi
    Wang, Hongfeng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 17 - +
  • [3] Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits
    Parveen, A.
    Selvi, T. Tamil
    2019 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES 2019), 2019,
  • [4] Design Methodologies and Circuit Optimization Techniques for Low Power CMOS VLSI Design
    Geetha, B. T.
    Padmavathi, B.
    Perumal, V
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1759 - 1763
  • [5] Dynamic circuits for CMOS and BiCMOS low power VLSI design
    Zhu, Z
    Carlson, BS
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 197 - 200
  • [6] Power Gating: Circuits, Design Methodologies, and Best Practice for Standard-Cell VLSI Designs
    Shin, Youngsoo
    Seomun, Jun
    Choi, Kyu-Myung
    Sakurai, Takayasu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2010, 15 (04)
  • [7] A Novel Design of Low Power FINFET Adiabatic Circuits for VLSI Applications
    Madhuri
    Sunila, D.
    Venkatesh, G.
    Babu, M. Rajan
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 440 - 443
  • [8] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [9] Automatic Design of Low-Power VLSI Circuits: Accurate and Approximate Multipliers
    Mrazek, Vojtech
    Vasicek, Zdenek
    PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 106 - 113
  • [10] ONOFIC approach: low power high speed nanoscale VLSI circuits design
    Sharma, V. K.
    Pattanaik, M.
    Raj, B.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (01) : 61 - 73