Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits

被引:4
|
作者
Parveen, A. [1 ]
Selvi, T. Tamil [1 ]
机构
[1] Jerusalem Coll Engn, Dept ECE, Chennai, Tamil Nadu, India
关键词
power consumption; adiabatic approach; full adder; flip flop; counters;
D O I
10.1109/icees.2019.8719300
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In Today's scenario the use of adiabatic approach in electronic circuit is to minimize the power consumption in order to obtain low power VLSI circuits. There are different types of adiabatic logic circuit used for low power consumption. The comparative power consumption of adiabatic logic using Two Phase Adiabatic Static Clocked logic (2PASCL) and Positive Feedback Adiabatic Logic (PFAL) is proposed here. In digital design flip flops are the main components responsible for storing in all SOCs. The power consumption of D-Flip flop and T-Flip flop is compared using both the adiabatic topologies. From the results obtained using tanner EDA, full adder T-Flip flop is designed in both the topologies. The result shows that T-Flip flop using 2PASCL is more power efficient than T-Flip flop using PFAL.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Novel Design of Low Power FINFET Adiabatic Circuits for VLSI Applications
    Madhuri
    Sunila, D.
    Venkatesh, G.
    Babu, M. Rajan
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 440 - 443
  • [2] Low Power Design of VLSI Circuits and Systems
    Hao, Peiyi
    Wang, Hongfeng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 17 - +
  • [3] Robust Design of Power-Efficient VLSI Circuits
    Pedram, Massoud
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 1 - 1
  • [4] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [5] ONOFIC approach: low power high speed nanoscale VLSI circuits design
    Sharma, V. K.
    Pattanaik, M.
    Raj, B.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (01) : 61 - 73
  • [6] An adiabatic 4:2 compressor design for low power VLSI
    Ng, KW
    Lau, KT
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1999, 9 (5-6) : 339 - 346
  • [7] Dynamic circuits for CMOS and BiCMOS low power VLSI design
    Zhu, Z
    Carlson, BS
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 197 - 200
  • [8] Adiabatic Logic: An Alternative Approach To Low Power Application Circuits
    Bhati, Preeti
    Rizvi, Navaid Z.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4255 - 4260
  • [9] Design of Low Power VLSI Circuits Using Two Phase Adiabatic Dynamic Logic (2PADL)
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [10] Adiabatic Approach for Charge Restoration in Low Power Digital Circuits
    Yadav, Ruchi
    Bakshi, Amit
    Chowdhury, Joy
    Das, J. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 473 - 477