Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits

被引:0
|
作者
Liang, HC [1 ]
Lee, CL
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
partial scan; partial reset; reachable states; test generation; design for testability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.
引用
收藏
页码:687 / 702
页数:16
相关论文
共 50 条
  • [21] Flip-flop selection to maximize TDF coverage with partial enhanced scan
    Xu, Gefu
    Singh, Adit D.
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 335 - 340
  • [22] Partial scan flip flop selection for simulation-based sequential ATPGs
    Corno, F
    Prinetto, P
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 558 - 564
  • [23] Using D flip-flop with reset terminal to design PFD in QCA nanotechnology
    Binaei, Reza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (12) : 1940 - 1962
  • [24] Design of Area Efficient Shift Register and Scan Flip-Flop based on QCA Technology
    Ajitha, D.
    Ahmed, Suhaib
    Ahmad, Firdous
    Rajini, G. K.
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 716 - 719
  • [25] A Robust Pulsed Flip-flop and its use in Enhanced Scan Design
    Kumar, Rajesh
    Bollapalli, Kalyana C.
    Garg, Rajesh
    Soni, Tarun
    Khatri, Sunil P.
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 97 - +
  • [26] Memristor-based Nonvolatile Synchronous Flip-Flop Circuits
    Zheng, Jian
    Zeng, Zhigang
    Zhu, Yidong
    2017 SEVENTH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST2017), 2017, : 504 - 508
  • [27] Design & Implementation of High Speed Low Power Scan Flip-Flop
    Janwadkar, Sudhanshu
    Kolte, Mahesh T.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2010 - 2014
  • [28] High Performance and Power-aware Scan Flip-Flop Design
    Eedupuganti, Kalyan
    Murty, N. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 52 - 55
  • [29] Area-Efficient Temporally Hardened by Design Flip-Flop Circuits
    Matush, Bradley I.
    Mozdzen, Thomas John
    Clark, Lawrence T.
    Knudsen, Jonathan E.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3588 - 3595
  • [30] BiCMOS Flip-flop Design Based on NPN-NPN Feedback Driver Circuits
    Yao, Maoqun
    Zhang, Libin
    Ye, Hanneng
    ADVANCES IN MANUFACTURING SCIENCE AND ENGINEERING, PTS 1-4, 2013, 712-715 : 1826 - +