Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits

被引:0
|
作者
Liang, HC [1 ]
Lee, CL
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
partial scan; partial reset; reachable states; test generation; design for testability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.
引用
收藏
页码:687 / 702
页数:16
相关论文
共 50 条
  • [41] Test volume reduction via flip-flop compatibility analysis for balanced parallel scan
    Ashouei, M
    Chatterjee, A
    Singh, A
    DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 105 - 109
  • [42] Synthesis of Energy-Efficient Flip-Flop Circuits Based on Sequential-Parallel Structures of MOS Transistors
    Kulakova A.A.
    Lukyanenko E.B.
    Russian Microelectronics, 2020, 49 (02) : 139 - 144
  • [43] Flip-flop chaining architecture for power-efficient scan during test application
    Gupta, S
    Vaish, T
    Chattopadhyay, S
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 410 - 413
  • [44] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [45] PCRAM Flip-Flop Circuits with Sequential Sleep-in Control Scheme and Selective Write Latch
    Choi, Jun-Myung
    Jung, Chul-Moon
    Min, Kyeong-Sik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (01) : 58 - 64
  • [46] IMPLEMENTING THE DESIGN OF MAGNETIC FLIP-FLOP BASED ON SWAPPED MOS DESIGN
    Gangalakshmi, S.
    Banu, A. Khathija
    Kumar, R. Harish
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 987 - 989
  • [47] Quantum Dot Cellular Automata-Based Scan Flip-Flop and Boundary Scan Register
    Kandasamy, Nehru
    Ahmad, Firdous
    Ajitha, D.
    Raj, Balwinder
    Telagam, Nagarjuna
    IETE JOURNAL OF RESEARCH, 2023, 69 (01) : 535 - 548
  • [48] Low power flip-flop design based on PAL-2N structure
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (02) : 113 - 116
  • [49] A RADIATION HARDENED SCAN FLIP-FLOP DESIGN WITH BUILT-IN SOFT ERROR RESILIENCE
    Wang, Qiushi
    Jin, Lin
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [50] A topology-based method for identifying flip-flop graphs in BJT circuits
    Bernal, RV
    Reyes, AS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 133 - 136