Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits

被引:0
|
作者
Liang, HC [1 ]
Lee, CL
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
partial scan; partial reset; reachable states; test generation; design for testability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.
引用
收藏
页码:687 / 702
页数:16
相关论文
共 50 条
  • [31] Flip-Flop Design Using Novel Pulse Generation Technique
    Moradi, Farshad
    Wisland, Dag
    Madsen, Jens Kargaard
    Mahmoodi, Hamid
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 685 - 688
  • [32] Delay test scan flip-flop: DFT for high coverage delay testing
    Xu, Gefu
    Singh, Adit D.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 763 - +
  • [33] Robust Flip-Flop Circuit against Soft Errors for Combinational and Sequential Logic Circuits
    Uemura, Taiki
    Tosaka, Yoshiharu
    Matsuyama, Hideya
    Takahisa, Keiji
    Fukuda, Mitsuhiro
    Hatanaka, Kichiji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [34] Impact of Temporal Masking of Flip-Flop Upsets on Soft Error Rates of Sequential Circuits
    Chen, R. M.
    Mahatme, N. N.
    Diggins, Z. J.
    Wang, L.
    Zhang, E. X.
    Chen, Y. P.
    Liu, Y. N.
    Narasimham, B.
    Witulski, A. F.
    Bhuva, B. L.
    Fleetwood, D. M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) : 2098 - 2106
  • [35] Robust flip-flop circuit against soft errors for combinational and sequential logic circuits
    Fujitsu Microelectronics Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
    不详
    Jpn. J. Appl. Phys., 1600, 4 PART 2
  • [36] A Dummy Scan Flip-Flop Insertion Algorithm based on Driving Vertex
    Liu, H. L.
    Li, L.
    Zhang, Z. X.
    Zhou, W. T.
    2016 SECOND INTERNATIONAL CONFERENCE ON MECHANICAL AND AERONAUTICAL ENGINEERING (ICMAE 2016), 2017, 187
  • [37] New Design of Scan Flip-Flop to Increase Speed and Reduce Power Consumption
    Razmdideh, Ramin
    Mahani, Ali
    Saneei, Mohsen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)
  • [38] Methodical Design Approaches to Radiation Effects Analysis and Mitigation in Flip-flop Circuits
    Clark, Lawrence T.
    Shambhulingaiah, Sandeep
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 596 - 601
  • [39] Statistical Design Framework of Submicron Flip-Flop Circuits Considering Process Variations
    Sadrossadat, Sayed Alireza
    Mostafa, Hassan
    Anis, Mohab
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2011, 24 (01) : 69 - 79
  • [40] Partial reset and scan for flip-flops based on states requirement for test generation
    Liang, HC
    Lee, CL
    Chen, JE
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 341 - 346