Area-Efficient Temporally Hardened by Design Flip-Flop Circuits

被引:29
|
作者
Matush, Bradley I. [1 ]
Mozdzen, Thomas John [1 ]
Clark, Lawrence T. [1 ]
Knudsen, Jonathan E. [2 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Adv Micro Devices Inc, Austin, TX 78735 USA
关键词
Design automation; flip-flops; radiation hardening; sequential logic circuits; SINGLE EVENT UPSET; MICROCIRCUITS; TECHNOLOGIES; MITIGATION; DICE;
D O I
10.1109/TNS.2010.2077311
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two temporally hardened master-slave flip-flops are presented. Both designs utilize master latches containing Muller C-elements and dual redundant temporal hardening, as well as spatially interleaved circuits in both the master and slave latches to obtain large critical node spacing for immunity to multiple node charge collection. Heavy ion test results on the first flip-flop, which uses a DICE slave latch, demonstrates effectiveness of the temporal hardening approach. The second design uses a temporally hardened slave latch, which also hardens the flip-flop against clock transients. The use of automated CAD synthesis and layout techniques using these multibit flip-flops is also described, as is the hardening impact on design size and power.
引用
收藏
页码:3588 / 3595
页数:8
相关论文
共 50 条
  • [1] An area and power efficient radiation hardened by design flip-flop
    Knudsen, Jonathan E.
    Clark, Lawrence T.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3392 - 3399
  • [2] A 65 nm Temporally Hardened Flip-Flop Circuit
    Li, Y. -Q.
    Wang, H. -B.
    Liu, Rui
    Chen, Li
    Nofal, Issam
    Chen, Q. -Y.
    He, A. -L.
    Guo, Gang
    Baeg, Sang H.
    Wen, Shi-Jie
    Wong, Richard
    Wu, Qiong
    Chen, Mo
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (06) : 2934 - 2940
  • [3] Area-Efficient Nonvolatile Flip-Flop Based on Spin Hall Effect
    Jaiswal, Akhilesh
    Andrawis, Robert
    Roy, Kaushik
    [J]. IEEE MAGNETICS LETTERS, 2018, 9
  • [4] Area-Efficient STT/CMOS Non-Volatile Flip-Flop
    Park, Jaeyoung
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [5] SEU Hardened D Flip-Flop Design with Low Area Overhead
    Yin, Chenyu
    Zhou, Yulun
    Liu, Hongxia
    Xiang, Qi
    [J]. MICROMACHINES, 2023, 14 (10)
  • [6] Design and Analysis of Low-Power and Area-Efficient Master-Slave Flip-Flop
    Krishna, G. Rajesh
    Lorenzo, Rohit
    [J]. IETE JOURNAL OF RESEARCH, 2024,
  • [7] Utilizing Device Stacking for Area Efficient Hardened SOT Flip-Flop Designs
    Kauppila, J. S.
    Loveless, T. D.
    Quinn, R. C.
    Maharrey, J. A.
    Alles, M. L.
    McCurdy, M. W.
    Reed, R. A.
    Bhuva, B. L.
    Massengill, L. W.
    Lilja, K.
    [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [8] Design of Energy Efficient Zigbee System to using Seu Hardened Flip-Flop
    Rajam, G.
    Meenakshi, V.
    [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 1568 - 1571
  • [9] ALGEBRAIC FUZZY FLIP-FLOP CIRCUITS
    OZAWA, K
    HIROTA, K
    KOCZY, LT
    OMORI, K
    [J]. FUZZY SETS AND SYSTEMS, 1991, 39 (02) : 215 - 226
  • [10] Low-Cost Resilient Radiation Hardened Flip-Flop Design
    Xiao, Liyi
    Qi, Chunhua
    Wang, Tianqi
    Li, Hongchen
    Li, Jiaqiang
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 222 - 225