共 50 条
- [2] A 65 nm Temporally Hardened Flip-Flop Circuit [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (06) : 2934 - 2940
- [4] Area-Efficient STT/CMOS Non-Volatile Flip-Flop [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
- [7] Utilizing Device Stacking for Area Efficient Hardened SOT Flip-Flop Designs [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
- [8] Design of Energy Efficient Zigbee System to using Seu Hardened Flip-Flop [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 1568 - 1571
- [10] Low-Cost Resilient Radiation Hardened Flip-Flop Design [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 222 - 225