Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits

被引:0
|
作者
Liang, HC [1 ]
Lee, CL
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
partial scan; partial reset; reachable states; test generation; design for testability;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel mixed selection methodology using flip-flops for scan and reset design is proposed. The method runs test generation fora sequential circuit to obtain reachable states of flip-flops and required states for hard-to-detect faults. The circuit is also explored so as to acquire the structural connection relationship among the flip-flops. By analyzing these three sets of information, the flip-flops can be arranged in an appropriate order for mixed partial scan and reset selection. Instead of selecting the best flip-flop to revise the circuit for the next test generation, we give first priority to independent flip-flops each time in order to reduce the number of iterations. Experimental results show that this method can achieve higher testability with fewer scan/reset flip-flops than can either the scan only or the previous mixed scan/reset methods.
引用
收藏
页码:687 / 702
页数:16
相关论文
共 50 条
  • [1] A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 233 - 238
  • [2] A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (02) : 321 - 331
  • [3] Design and Simulation of Novel D Flip-Flop Based Sequential Logic Circuits in QCA
    Lee, J. S.
    Jeon, J. C.
    ADVANCED SCIENCE LETTERS, 2017, 23 (10) : 10102 - 10106
  • [4] Partitioning for selective flip-flop redundancy in sequential circuits
    Alsaiari, Uthman
    Saleh, Resve
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 798 - 803
  • [5] Design and Analysis of a Simple D Flip-Flop Based Sequential Logic Circuits for QCA Implementation
    Beigh, M. R.
    Mustafa, M.
    2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 536 - 540
  • [6] Skewed Flip-Flop and Mixed-Vt Gates for Minimizing Leakage in Sequential Circuits
    Seomun, Jun
    Kim, Jae-Hyun
    Shin, Youngsoo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (11) : 1956 - 1968
  • [8] A New Flip-flop Shared Architecture of Test Point Insertion for Scan Design
    Kim, Hyemin
    Lee, Sangjun
    Park, Jongho
    Park, Sungwhan
    Kang, Sungho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 343 - 344
  • [9] Skewed flip-flop transformation for minimizing leakage in sequential circuits
    Seomun, Jun
    Kim, Jaehyun
    Shin, Youngsoo
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 103 - +
  • [10] Flip-Flop Selection for Partial Enhanced Scan to Reduce Transition Test Data Volume
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2157 - 2169