A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test

被引:5
|
作者
Ahlawat, Satyadev [1 ]
Tudu, Jaynarayan [2 ]
Matrosova, Anzhela [3 ]
Singh, Virendra [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Indian Inst Technol, Dept Comp Sci & Engn, Bombay 400076, Maharashtra, India
[3] Tomsk State Univ, Dept Appl Math & Cybernet, Tomsk 634050, Russia
关键词
Scan flip-flop; serial scan test; random access scan test; mixed mode scan test; low power test; test application time; test data volume;
D O I
10.1109/TDMR.2018.2835414
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, serial scan design has become the de-facto design for testability technique. The ease of testing and high test coverage has made it gain widespread industrial acceptance. However, there are penalties associated with the serial scan design. These penalties include performance degradation, test data volume, test application time, and test power dissipation. The performance overhead of scan design is due to the scan multiplexers added to the inputs of every flip-flop. In today's very high-speed designs with minimum possible combinational depth, the performance degradation caused by the scan multiplexer has become magnified. Hence, to maintain circuit performance, the timing overhead of scan design must be addressed. In this paper, we propose a new scan flip-flop design that eliminates the performance overhead of serial scan. The proposed design removes the scan multiplexer from the functional path. The proposed design can help improve the functional frequency of performance critical designs. Furthermore, the proposed design can be used as a common scan flip-flop in the "mixed scan" test wherein it can be used as a serial scan cell as well as a random access scan (RAS) cell. The mixed scan test architecture has been implemented using the proposed scan flip-flop. The experimental results show a promising reduction in interconnect wire length, test time, and test data volume, compared to the state-of-the-art RAS and multiple serial scan implementations.
引用
收藏
页码:321 / 331
页数:11
相关论文
共 50 条
  • [1] A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 233 - 238
  • [2] High Performance and Power-aware Scan Flip-Flop Design
    Eedupuganti, Kalyan
    Murty, N. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 52 - 55
  • [3] Design & Implementation of High Speed Low Power Scan Flip-Flop
    Janwadkar, Sudhanshu
    Kolte, Mahesh T.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2010 - 2014
  • [4] A robust differential scan flip-flop
    Vesterbacka, M
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 334 - 337
  • [5] Robust differential scan flip-flop
    Vesterbacka, M.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [6] A New Flip-flop Shared Architecture of Test Point Insertion for Scan Design
    Kim, Hyemin
    Lee, Sangjun
    Park, Jongho
    Park, Sungwhan
    Kang, Sungho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 343 - 344
  • [7] Flip-flop selection for mixed scan and reset design based on test generation and structure of sequential circuits
    Liang, HC
    Lee, CL
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2000, 16 (05) : 687 - 702
  • [8] On Minimization of Test Power through Modified Scan Flip-Flop
    Ahlawat, Satyadev
    Tudu, Jaynarayan T.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [9] Delay test scan flip-flop: DFT for high coverage delay testing
    Xu, Gefu
    Singh, Adit D.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 763 - +
  • [10] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +