A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test

被引:5
|
作者
Ahlawat, Satyadev [1 ]
Tudu, Jaynarayan [2 ]
Matrosova, Anzhela [3 ]
Singh, Virendra [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Indian Inst Technol, Dept Comp Sci & Engn, Bombay 400076, Maharashtra, India
[3] Tomsk State Univ, Dept Appl Math & Cybernet, Tomsk 634050, Russia
关键词
Scan flip-flop; serial scan test; random access scan test; mixed mode scan test; low power test; test application time; test data volume;
D O I
10.1109/TDMR.2018.2835414
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, serial scan design has become the de-facto design for testability technique. The ease of testing and high test coverage has made it gain widespread industrial acceptance. However, there are penalties associated with the serial scan design. These penalties include performance degradation, test data volume, test application time, and test power dissipation. The performance overhead of scan design is due to the scan multiplexers added to the inputs of every flip-flop. In today's very high-speed designs with minimum possible combinational depth, the performance degradation caused by the scan multiplexer has become magnified. Hence, to maintain circuit performance, the timing overhead of scan design must be addressed. In this paper, we propose a new scan flip-flop design that eliminates the performance overhead of serial scan. The proposed design removes the scan multiplexer from the functional path. The proposed design can help improve the functional frequency of performance critical designs. Furthermore, the proposed design can be used as a common scan flip-flop in the "mixed scan" test wherein it can be used as a serial scan cell as well as a random access scan (RAS) cell. The mixed scan test architecture has been implemented using the proposed scan flip-flop. The experimental results show a promising reduction in interconnect wire length, test time, and test data volume, compared to the state-of-the-art RAS and multiple serial scan implementations.
引用
收藏
页码:321 / 331
页数:11
相关论文
共 50 条
  • [21] Test volume reduction via flip-flop compatibility analysis for balanced parallel scan
    Ashouei, M
    Chatterjee, A
    Singh, A
    DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 105 - 109
  • [22] Partial scan flip-flop selection by use of empirical testability
    Kim, Kee S.
    Kime, Charles R.
    Journal of Electronic Testing: Theory and Applications (JETTA), 1995, 7 (1-2): : 47 - 59
  • [23] Flip-flop chaining architecture for power-efficient scan during test application
    Gupta, S
    Vaish, T
    Chattopadhyay, S
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 410 - 413
  • [24] Flip-flop Selection for Transition Test Pattern Reduction Using Partial Enhanced Scan
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    IEEE 15TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2009, : 75 - 80
  • [25] PARTIAL SCAN FLIP-FLOP SELECTION BY USE OF EMPIRICAL TESTABILITY
    KIM, KS
    KIME, CR
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 7 (1-2): : 47 - 59
  • [26] Single-ended D Flip-Flop with Implicit Scan Mux for High Performance Mobile AP
    Kim, Min-su
    Kim, Chung-Hee
    Kim, Yong-geol
    Kim, Ah-Reum
    Kim, Jikyum
    Kang, Juhyun
    Lee, Daeseong
    Choi, Changjun
    Suh, Ilsuk
    Pyo, Jungyul
    Shin, Youngmin
    Son, Jae Cheol
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 91 - 95
  • [27] Design of Area Efficient Shift Register and Scan Flip-Flop based on QCA Technology
    Ajitha, D.
    Ahmed, Suhaib
    Ahmad, Firdous
    Rajini, G. K.
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 716 - 719
  • [28] A RADIATION HARDENED SCAN FLIP-FLOP DESIGN WITH BUILT-IN SOFT ERROR RESILIENCE
    Wang, Qiushi
    Jin, Lin
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [29] Quantum Dot Cellular Automata-Based Scan Flip-Flop and Boundary Scan Register
    Kandasamy, Nehru
    Ahmad, Firdous
    Ajitha, D.
    Raj, Balwinder
    Telagam, Nagarjuna
    IETE JOURNAL OF RESEARCH, 2023, 69 (01) : 535 - 548
  • [30] On Flip-Flop Selection for Multi-Cycle Scan Test with Partial Observation in Logic BIST
    Oshima, Shigeyuki
    Kato, Takaaki
    Sato, Yasuo
    Kajihara, Seiji
    Wang, Senling
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 30 - 35