An Optimized Design for Fused Add-Multiply Operation

被引:0
|
作者
Nepolean, M. [1 ]
Sivasubramanian, K. [1 ]
机构
[1] Dept Elect & Commun Engn, Tiruchengode, India
关键词
Fused Add-multiply operation; modified booth circuits; recoding methods; and VLSI design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many digital Signal processing (DSP) applications requires complex arithmetic operation which is carried by multiplier and adder units. Multiplication operation can be done as a successive addition which introduces delay in the processing. In which implementation of this technique with delay constraints leads to more challenging. Because the internal modules generate delay in propagation of processed output of adder unit. With a solution to this problem, the optimized method of multiplier and adder units are fused in a single module with modified booth encoding called Fused add multiply (FAM) is designed. It reduces the delay of the summing operation and produce a direct recoded value of the sum A+B (F= A+B), called SUM to MODIFIED BOOTH RECODER (S-MB). The recoding operation is explored by incorporating them in FAM design. With these recoded bits, the multiplicand generates minimum number of partial products in which it reduces the time Complexity for addition operation. The Products are feed to carry save adder and to Carry look ahead adder to obtain the final resulted output. By these techniques the design yields optimized reduction in critical delay, hardware complexity and power consumption Compared to the existing multiplier design.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Area Effective and Speed Optimized Fused Add-Multiply Unit
    Srinitha, S.
    Sargunam, B.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [2] An Optimized Modified Booth Recoder for Efficient Design of the Add-Multiply Operator
    Tsoumanis, Kostas
    Xydis, Sotiris
    Efstathiou, Constantinos
    Moschopoulos, Nikos
    Pekmestzi, Kiamal
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (04) : 1133 - 1143
  • [3] Fused Modulo 2n-1 Add-Multiply Unit
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Efstathiou, Constantinos
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 40 - 43
  • [4] Modulo 2n ± 1 Fused Add-Multiply Units
    Efstathiou, Constantinos
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Voyiatzis, Ioannis
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 91 - 96
  • [5] Fused Modulo 2n+1 Add-Multiply Unit For Weighted Operands
    Pekmestzi, Kiamal
    Tsoumanis, Kostas
    Efstathiou, Constantinos
    2016 11TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2016,
  • [6] VLSI Implementation of an efficient Fused Add-Multiply Unit using Constant-time addition
    Durgadevi, S.
    Seshasayanan, R.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [7] Fused Modulo 2n+1 Add-Multiply Unit For Diminished-1 Operands
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Efstathiou, Constantinos
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [8] Algorithm for designing efficient VLSI concurrent add-multiply and add-multiply-add cells for DSP applications
    Poornaiah, DV
    ELECTRONICS LETTERS, 2000, 36 (05) : 399 - 400
  • [9] SRAM-based Computation In Memory Architecture to Realize Single Command of Add-Multiply Operation and Multifunction
    Wang, Chua-Chin
    Huang, Chia-Yi
    Yeh, Chia-Hung
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [10] Power Estimation of Modified Booth Recoder for Efficient Add-Multiply Operator
    Shruthilaya, K.
    Vinoth, M.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1684 - 1689