An Optimized Design for Fused Add-Multiply Operation

被引:0
|
作者
Nepolean, M. [1 ]
Sivasubramanian, K. [1 ]
机构
[1] Dept Elect & Commun Engn, Tiruchengode, India
关键词
Fused Add-multiply operation; modified booth circuits; recoding methods; and VLSI design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many digital Signal processing (DSP) applications requires complex arithmetic operation which is carried by multiplier and adder units. Multiplication operation can be done as a successive addition which introduces delay in the processing. In which implementation of this technique with delay constraints leads to more challenging. Because the internal modules generate delay in propagation of processed output of adder unit. With a solution to this problem, the optimized method of multiplier and adder units are fused in a single module with modified booth encoding called Fused add multiply (FAM) is designed. It reduces the delay of the summing operation and produce a direct recoded value of the sum A+B (F= A+B), called SUM to MODIFIED BOOTH RECODER (S-MB). The recoding operation is explored by incorporating them in FAM design. With these recoded bits, the multiplicand generates minimum number of partial products in which it reduces the time Complexity for addition operation. The Products are feed to carry save adder and to Carry look ahead adder to obtain the final resulted output. By these techniques the design yields optimized reduction in critical delay, hardware complexity and power consumption Compared to the existing multiplier design.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Optimized Leading Zero Anticipators for Faster Fused Multiply-Adds
    Lutz, David R.
    2017 FIFTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2017, : 741 - 744
  • [42] A Configurable Length, Fused Multiply-Add Floating Point Unit for a VLIW Processor
    Chouliaras, V. A.
    Manolopoulos, K.
    Reisis, D.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 93 - +
  • [43] An efficient multiple precision floating-point Multiply-Add Fused unit
    Manolopoulos, K.
    Reisis, D.
    Chouliaras, V. A.
    MICROELECTRONICS JOURNAL, 2016, 49 : 10 - 18
  • [44] Decimal floating-point fused multiply-add with redundant internal encodings
    Han, Liu
    Zhang, Hao
    Ko, Seok-Bum
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (04): : 147 - 156
  • [45] FPGA Implementation of 128-Bit Fused Multiply Add Unit for Crypto Processors
    Kakde, Sandeep
    Mahindra, Mithilesh
    Khobragade, Atish
    Shah, Nikit
    SECURITY IN COMPUTING AND COMMUNICATIONS (SSCC 2015), 2015, 536 : 78 - 85
  • [46] 2ND-GENERATION RISC FLOATING POINT WITH MULTIPLY-ADD FUSED
    HOKENEK, E
    MONTOYE, RK
    COOK, PW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) : 1207 - 1213
  • [47] A Fully Parameterizable Low Power Design of Vector Fused Multiply-Add Using Active Clock-Gating Techniques
    Ratkovic, Ivan
    Palomar, Oscar
    Stanic, Milan
    Unsal, Osman
    Cristal, Adrian
    Valero, Mateo
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 362 - 367
  • [48] Design of Low-Cost High-performance Floating-point Fused Multiply-Add with Reduced Power
    Qi, Zichu
    Guo, Qi
    Zhang, Ge
    Li, Xiangku
    Hu, Weiwu
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 206 - 211
  • [49] Design and Implementation of Complex Multiply Add and Other Similar Operators
    Dormiani, Pouya
    Ercegovac, Milos D.
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XVIII, 2008, 7074
  • [50] On the Design of Efficient Modulo 2n+1 Multiply-Add-Add Units
    Efstathiou, Constantinos
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Voyiatzis, Ioannis
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,