An Optimized Design for Fused Add-Multiply Operation

被引:0
|
作者
Nepolean, M. [1 ]
Sivasubramanian, K. [1 ]
机构
[1] Dept Elect & Commun Engn, Tiruchengode, India
关键词
Fused Add-multiply operation; modified booth circuits; recoding methods; and VLSI design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many digital Signal processing (DSP) applications requires complex arithmetic operation which is carried by multiplier and adder units. Multiplication operation can be done as a successive addition which introduces delay in the processing. In which implementation of this technique with delay constraints leads to more challenging. Because the internal modules generate delay in propagation of processed output of adder unit. With a solution to this problem, the optimized method of multiplier and adder units are fused in a single module with modified booth encoding called Fused add multiply (FAM) is designed. It reduces the delay of the summing operation and produce a direct recoded value of the sum A+B (F= A+B), called SUM to MODIFIED BOOTH RECODER (S-MB). The recoding operation is explored by incorporating them in FAM design. With these recoded bits, the multiplicand generates minimum number of partial products in which it reduces the time Complexity for addition operation. The Products are feed to carry save adder and to Carry look ahead adder to obtain the final resulted output. By these techniques the design yields optimized reduction in critical delay, hardware complexity and power consumption Compared to the existing multiplier design.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Modified Fused Multiply and Add for exact low precision product accumulation
    Brunie, Nicolas
    2017 IEEE 24TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2017, : 106 - 113
  • [32] Floating-point multiply-add-fused with reduced latency
    Lang, T
    Bruguera, JD
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (08) : 988 - 1003
  • [33] A new architecture for multiple-precision floating-point multiply-add fused unit design
    Huang, Libo
    Shen, Li
    Dai, Kui
    Wang, Zhiying
    18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, : 69 - +
  • [34] Improved Fused Floating Point Add-Subtract and Multiply-Add Unit for FFT Implementation
    Palsodkar, Prasanna
    Gurjar, Ajay
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [35] Automatic generation of implementations for DSP transforms on fused multiply-add architectures
    Voronenko, Y
    Püschel, M
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 101 - 104
  • [36] Floating-Point Fused Multiply-Add under HUB Format
    Hormigo, Javier
    Villalba-Moreno, Julio
    Gonzalez-Navarro, Sonia
    2020 IEEE 27TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2020, : 1 - 8
  • [37] Multiple path IEEE floating-point fused multiply-add
    Seidel, PM
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1359 - 1362
  • [38] Design of an extended floating-point multiply-add-fused unit for exploiting instruction-level parallelism
    Li, Zhaolin
    Li, Gongqiong
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 17 - 20
  • [39] Design of a double-precision floating-point multiply-add-fused unit with consideration of data dependence
    Li, Zhaolin
    Li, Gongqiong
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 492 - 497
  • [40] All-Digital Computing-in-Memory Macro Supporting FP64-Based Fused Multiply-Add Operation
    Li, Dejian
    Mo, Kefan
    Liu, Liang
    Pan, Biao
    Li, Weili
    Kang, Wang
    Li, Lei
    APPLIED SCIENCES-BASEL, 2023, 13 (07):