Low-Power Multiplierless DCT for Image/Video Coders

被引:0
|
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
  • [11] FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT
    Jana, Jhilam
    Chowdhury, Ritesh Sur
    Tripathi, Sayan
    Bhaumik, Jaydeb
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (01)
  • [12] Design of Low-Power Multiplierless Linear-Phase FIR Filters
    Ye, Wen Bin
    Lou, Xin
    Yu, Ya Jun
    IEEE ACCESS, 2017, 5 : 23466 - 23472
  • [13] FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT
    Jhilam Jana
    Ritesh Sur Chowdhury
    Sayan Tripathi
    Jaydeb Bhaumik
    Journal of Real-Time Image Processing, 2024, 21
  • [14] A new approach for reducing blockiness in DCT image coders
    Martucci, SA
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 2549 - 2552
  • [15] An optimized multiplierless hardware design of fast 2-D DCT/IDCT for image/video coding
    El Aakif, Mohamed
    Belkouch, Said
    Hassani, Moha M'rabet
    JOURNAL OF ELECTRICAL SYSTEMS, 2014, 10 (01) : 78 - 92
  • [16] A multiplierless pruned DCT-like transformation for image and video compression that requires ten additions only
    Coutinho, Vitor A.
    Cintra, Renato J.
    Bayer, Fabio M.
    Kulasekera, Sunera
    Madanayake, Arjuna
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (02) : 247 - 255
  • [17] A multiplierless pruned DCT-like transformation for image and video compression that requires ten additions only
    Vítor A. Coutinho
    Renato J. Cintra
    Fábio M. Bayer
    Sunera Kulasekera
    Arjuna Madanayake
    Journal of Real-Time Image Processing, 2016, 12 : 247 - 255
  • [18] A Low-power Cordic and CSD based DCT Architecture
    Tao, Yi
    Yang, Wu
    Li, Yujing
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON ADVANCED DESIGN AND MANUFACTURING ENGINEERING, 2015, 39 : 1844 - 1847
  • [19] Low-power image recognition
    Lu, Yung-Hsiang
    NATURE MACHINE INTELLIGENCE, 2019, 1 (04) : 199 - 199
  • [20] Low-power image recognition
    Yung-Hsiang Lu
    Nature Machine Intelligence, 2019, 1 : 199 - 199