共 50 条
- [1] FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT Journal of Real-Time Image Processing, 2024, 21
- [2] Low-power multiplierless 2-D DWT and IDWT architectures using 4-tap Daubechies filters SEVENTH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PROCEEDINGS, 2006, : 185 - +
- [3] LOW POWER PIPELINED DWT-IDWT ARCHITECTURE FOR OFDM SYSTEM ON FPGA INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 466 - 474
- [4] Low-power and high-performance 2-D DWT and IDWT architectures based on 4-tap Daubechies filters WSEAS Trans. Electron., 2007, 1 (9-19):
- [5] Low-power and high-performance 2-D DWT and IDWT Architectures based on 4-tap daubechies filters PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 50 - +
- [7] Revisiting HyperDimensional Learning for FPGA and Low-Power Architectures 2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 221 - 234
- [8] A LOW-POWER FPGA IMPLEMENTATION OF EYE TRACKING 2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1573 - 1576
- [10] Low-power high-level synthesis for FPGA architectures ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 134 - 139