FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT

被引:2
|
作者
Jana, Jhilam [1 ]
Chowdhury, Ritesh Sur [1 ]
Tripathi, Sayan [1 ]
Bhaumik, Jaydeb [1 ]
机构
[1] Jadavpur Univ, Dept ETCE, Kolkata, India
关键词
Discrete wavelet transform; Lifting scheme; Lattice scheme; FPGA; Daubechies-4; wavelet; EFFICIENT ARCHITECTURES;
D O I
10.1007/s11554-023-01396-3
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Wavelet transform is an important tool in the field of multimedia signal processing. Due to the growing demand for hardware-based design in the field of image, video, and speech signal processing, several researchers have implemented different discrete wavelet transform (DWT) architectures and measured their performances. In this paper, FPGA implementation of compact and low-power VLSI architectures for one-dimensional and two-dimensional DWT and inverse discrete wavelet transform (IDWT) based on lifting and lattice schemes have been proposed. The adder-subtractor-based design approach has been used to replace the multiplier without affecting the precision. Hardware and timing analysis of existing and proposed 1D and 2D architectures are presented here. The proposed and existing DWT and IDWT architectures are also simulated and synthesized in a Virtex-4 FPGA device. The number of slice LUTs, slice registers, clock frequency, delay, power, and power-LUTs product (PLP) of proposed DWT and IDWT architectures based on lifting and lattice schemes have been found using Xilinx Vivado synthesis tool. The proposed design is also implemented on Basys 3 Artix-7 FPGA board and synthesis results show a significant improvement in terms of area and power compared to other existing architectures.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT
    Jhilam Jana
    Ritesh Sur Chowdhury
    Sayan Tripathi
    Jaydeb Bhaumik
    Journal of Real-Time Image Processing, 2024, 21
  • [2] Low-power multiplierless 2-D DWT and IDWT architectures using 4-tap Daubechies filters
    Sung, Tze-Yun
    Shieh, Yaw-Shih
    Yu, Chun-Wang
    Hsin, Hsi-Chin
    SEVENTH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PROCEEDINGS, 2006, : 185 - +
  • [3] LOW POWER PIPELINED DWT-IDWT ARCHITECTURE FOR OFDM SYSTEM ON FPGA
    Veena, M. B.
    Swamy, M. N. Shanmukha
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 466 - 474
  • [4] Low-power and high-performance 2-D DWT and IDWT architectures based on 4-tap Daubechies filters
    Department of Microelectronics Engineering, Chung Hua University, 707, Sec. 2, Wufu Road, Hsinchu 30012, Taiwan
    WSEAS Trans. Electron., 2007, 1 (9-19):
  • [5] Low-power and high-performance 2-D DWT and IDWT Architectures based on 4-tap daubechies filters
    Tze-Yun Sung
    PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 50 - +
  • [6] Design and implementation of low power multiplierless FIR filters on FPGA and ASIC
    Soni, Teena
    Kumar, A.
    Sharma, Ila
    Panda, Manoj Kumar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [7] Revisiting HyperDimensional Learning for FPGA and Low-Power Architectures
    Imani, Mohsen
    Zou, Zhuowen
    Bosch, Samuel
    Rao, Sanjay Anantha
    Salamat, Sahand
    Kumar, Venkatesh
    Kim, Yeseong
    Rosing, Tajana
    2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 221 - 234
  • [8] A LOW-POWER FPGA IMPLEMENTATION OF EYE TRACKING
    Ando, Tomoaki
    Moshnyaga, Vasily G.
    Hashimoto, Koji
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1573 - 1576
  • [9] Implementation of a low-power LVQ architecture on FPGA
    Chalbi, Najoua
    Boubaker, Mohamed
    Bedoui, Mohamed Hedi
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 597 - 604
  • [10] Low-power high-level synthesis for FPGA architectures
    Chen, DM
    Cong, J
    Fan, YP
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 134 - 139