共 50 条
- [21] Low-power Iris Recognition System Implementation on FPGA with Approximate Multiplier Huang, Shi-zhen (hs501@fzu.edu.cn), 1600, Codon Publications (32): : 115 - 127
- [22] Low-power FPGA implementation for DA-based video processing PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 361 - 364
- [23] VLSI architecture for high-speed/low-power implementation of multilevel lifting DWT 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 458 - +
- [24] Low Complexity and Low Power Multiplierless FIR Filter Implementation 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 596 - 599
- [25] Design and Implementation of a Low-power, Embedded CNN Accelerator on a Low-end FPGA 2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 647 - 650
- [26] Low-power design of array architectures ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 120 - 123
- [27] Low-power architectures for spike sorting 2005 2ND INTERNATINOAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING, 2005, : 162 - 165
- [29] Design of low-power multiplexers for FPGA Li, L. (lilw168@126.com), 1600, Central South University of Technology (45):