FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT

被引:2
|
作者
Jana, Jhilam [1 ]
Chowdhury, Ritesh Sur [1 ]
Tripathi, Sayan [1 ]
Bhaumik, Jaydeb [1 ]
机构
[1] Jadavpur Univ, Dept ETCE, Kolkata, India
关键词
Discrete wavelet transform; Lifting scheme; Lattice scheme; FPGA; Daubechies-4; wavelet; EFFICIENT ARCHITECTURES;
D O I
10.1007/s11554-023-01396-3
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Wavelet transform is an important tool in the field of multimedia signal processing. Due to the growing demand for hardware-based design in the field of image, video, and speech signal processing, several researchers have implemented different discrete wavelet transform (DWT) architectures and measured their performances. In this paper, FPGA implementation of compact and low-power VLSI architectures for one-dimensional and two-dimensional DWT and inverse discrete wavelet transform (IDWT) based on lifting and lattice schemes have been proposed. The adder-subtractor-based design approach has been used to replace the multiplier without affecting the precision. Hardware and timing analysis of existing and proposed 1D and 2D architectures are presented here. The proposed and existing DWT and IDWT architectures are also simulated and synthesized in a Virtex-4 FPGA device. The number of slice LUTs, slice registers, clock frequency, delay, power, and power-LUTs product (PLP) of proposed DWT and IDWT architectures based on lifting and lattice schemes have been found using Xilinx Vivado synthesis tool. The proposed design is also implemented on Basys 3 Artix-7 FPGA board and synthesis results show a significant improvement in terms of area and power compared to other existing architectures.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Low-power Iris Recognition System Implementation on FPGA with Approximate Multiplier
    Lin, Meng-Ru
    Huang, Shi-Zhen
    Li, Fu-Shan
    Chen, Rui-Qi
    Tang, Shi-Di
    Huang, Shi-zhen (hs501@fzu.edu.cn), 1600, Codon Publications (32): : 115 - 127
  • [22] Low-power FPGA implementation for DA-based video processing
    Abid, Z
    Wang, W
    Chen, YB
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 361 - 364
  • [23] VLSI architecture for high-speed/low-power implementation of multilevel lifting DWT
    Mohanty, Basant K.
    Meher, Pramod K.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 458 - +
  • [24] Low Complexity and Low Power Multiplierless FIR Filter Implementation
    Lou, Xin
    Ye, Wenbin
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 596 - 599
  • [25] Design and Implementation of a Low-power, Embedded CNN Accelerator on a Low-end FPGA
    Khabbazan, Bahareh
    Mirzakuchaki, Sattar
    2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 647 - 650
  • [26] Low-power design of array architectures
    Soudris, D
    Theodoridis, G
    Theoharis, S
    Thanailakis, A
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 120 - 123
  • [27] Low-power architectures for spike sorting
    Zviagintsev, A
    Perelman, Y
    Ginosar, R
    2005 2ND INTERNATINOAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING, 2005, : 162 - 165
  • [28] An FPGA Implementation of Deep Spiking Neural Networks for Low-Power and Fast Classification
    Ju, Xiping
    Fang, Biao
    Yan, Rui
    Xu, Xiaoliang
    Tang, Huajin
    NEURAL COMPUTATION, 2020, 32 (01) : 182 - 204
  • [29] Design of low-power multiplexers for FPGA
    Li, L. (lilw168@126.com), 1600, Central South University of Technology (45):
  • [30] Low-power multiplierless DCT architecture using image data correlation
    Jeong, H
    Kim, J
    Cho, WK
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 262 - 267