Design of Low-Power Multiplierless Linear-Phase FIR Filters

被引:15
|
作者
Ye, Wen Bin [1 ]
Lou, Xin [2 ]
Yu, Ya Jun [3 ]
机构
[1] Shenzhen Univ, Sch Elect Sci & Technol, Shenzhen 518060, Peoples R China
[2] ShanghaiTech Univ, Sch Informat Sci & Technol, Shanghai 518060, Peoples R China
[3] Southern Univ Sci & Technol, Dept Elect & Elect Engn, Shenzhen 518060, Peoples R China
来源
IEEE ACCESS | 2017年 / 5卷
基金
中国国家自然科学基金;
关键词
Finite impulse response (FIR); multiplierless; low power; average adder depth (AAD); SUBEXPRESSION SPACE; ALGORITHM; COEFFICIENTS; BLOCK;
D O I
10.1109/ACCESS.2017.2740422
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the design of multiplierless finite impulse response (FIR) filters, tremendous efforts have been made to reduce the number of adders of the multiplier block for the reduction of overall chip area and power consumption. However, fewer in the multiplier block do not necessarily lead to lower power consumption, since the structural adders dominate the power consumption of an FIR filter circuit. In this paper, we propose a power-oriented optimization method for linear phase FIR filters. In the proposed algorithm, the power index, which is the average adder depth of the structural adders, is used as the optimization objective in the discrete coeffcients search. A gate-level simulation of benchmark filters shows that the proposed technique designs filters consuming less power than those obtained by the best available algorithms, which aim to minimize the number of adders. The power savings over existing designs can be as much as 19 : 6%.
引用
收藏
页码:23466 / 23472
页数:7
相关论文
共 50 条
  • [1] Design of High-Speed Multiplierless Linear-Phase FIR Filters
    Ye, Wen Bin
    Lou, Xin
    Yu, Ya Jun
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2964 - 2967
  • [2] MULTIPLIERLESS STRUCTURE FOR MAXIMALLY FLAT LINEAR-PHASE FIR FILTERS
    SAMADI, S
    COOKLEV, T
    NISHIHARA, A
    FUJII, N
    [J]. ELECTRONICS LETTERS, 1993, 29 (02) : 184 - 185
  • [3] A Polynomial-Time Algorithm for the Design of Multiplierless Linear-Phase FIR Filters with Low Hardware Cost
    Ye, Wen Bin
    Yu, Ya Jun
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 970 - 973
  • [4] Two-Step Optimization Approach for the Design of Multiplierless Linear-Phase FIR Filters
    Ye, Wen Bin
    Yu, Ya Jun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (05) : 1279 - 1287
  • [5] Low complexity lowpass linear-phase multiplierless FIR filter
    Pavlovic, V. D.
    Antic, D. S.
    Nikolic, S. S.
    Peric, S. Lj.
    [J]. ELECTRONICS LETTERS, 2013, 49 (18) : 1133 - 1135
  • [6] A design flow for multiplierless linear-phase FIR filters: From system specification to Verilog code
    Jheng, KY
    Jou, SJ
    Wu, AY
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 293 - 296
  • [7] DESIGN OF LINEAR-PHASE FIR NOTCH FILTERS
    YU, TH
    MITRA, SK
    BABIC, H
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 1990, 15 : 133 - 155
  • [8] Comparison of Multiplierless Implementation of Nonlinear-Phase Versus Linear-Phase FIR filters
    Abbas, Muhammad
    Qureshi, Fahad
    Sheikh, Zaka Ullah
    Gustafsson, Oscar
    Johansson, Hakan
    Johansson, Kenny
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 598 - 601
  • [9] A New Class of Low Complexity Low-Pass Multiplierless Linear-Phase Special CIC FIR Filters
    Milic, Dejan N.
    Pavlovic, Vlastimir D.
    [J]. IEEE SIGNAL PROCESSING LETTERS, 2014, 21 (12) : 1511 - 1515
  • [10] FINITE PRECISION DESIGN OF LINEAR-PHASE FIR FILTERS
    LAWRENCE, VB
    SALAZAR, AC
    [J]. BELL SYSTEM TECHNICAL JOURNAL, 1980, 59 (09): : 1575 - 1598