Low-Power Multiplierless DCT for Image/Video Coders

被引:0
|
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
  • [21] Low complexity DCT engine for image and video compression
    Jridi, Maher
    Ouerhani, Yousri
    Alfalou, Ayman
    REAL-TIME IMAGE AND VIDEO PROCESSING 2013, 2013, 8656
  • [22] Video drivers in low-power applications
    Ardizzoni, John
    ECN Electronic Component News, 2008, 52 (03):
  • [23] Low-power wireless video systems
    Meng, TH
    IEEE COMMUNICATIONS MAGAZINE, 1998, 36 (06) : 130 - 136
  • [24] Advances in low-power visible/thermal IR video image fusion hardware
    Wolff, LB
    Socolinsky, DA
    Eveland, CK
    Thermosense XXVII, 2005, 5782 : 54 - 58
  • [25] Approximate Circuits in Low-Power Image and Video Processing: The Approximate Median Filter
    Sekanina, Lukas
    Vasicek, Zdenek
    Mrazek, Vojtech
    RADIOENGINEERING, 2017, 26 (03) : 623 - 632
  • [26] Design of Approximate Multiplierless DCT with CSD Encoding for Image Processing
    Cai, Lulin
    Qian, Yiduan
    He, Yajuan
    Feng, Wen
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [27] LOW POWER DCT ARCHITECTURE FOR IMAGE COMPRESSION
    Vaithiyanathan, D.
    Seshasayanan, R.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2013,
  • [28] New Low-Power Recoding Algorithm for Multiplierless Single/Multiple Constant Multiplication
    Oudjida, A. K.
    Berrandjia, M. L.
    Chaillet, N.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [29] NEDA: A low-power high-performance DCT architecture
    Shams, AM
    Chidanandan, A
    Pan, W
    Bayoumi, MA
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (03) : 955 - 964
  • [30] DCT-domain embedded memory compression for hybrid video coders
    Kleihorst, RP
    van der Vleuten, RJ
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 24 (01): : 31 - 41