Low-Power Multiplierless DCT for Image/Video Coders

被引:0
|
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
  • [31] DCT-Domain Embedded Memory Compression for Hybrid Video Coders
    Richard P. Kleihorst
    René J. Van Der Vleuten
    Journal of VLSI signal processing systems for signal, image and video technology, 2000, 24 : 31 - 41
  • [32] Low-Power Image Recognition Challenge
    Lu, Yung-Hsiang
    Berg, Alexander C.
    Chen, Yiran
    AI MAGAZINE, 2018, 39 (02) : 87 - 88
  • [33] Low-Power Image Recognition Challenge
    Gauen, Kent
    Rangan, Rohit
    Mohan, Anup
    Lu, Yung-Hsiang
    Liu, Wei
    Berg, Alexander C.
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 99 - 104
  • [34] A Memristor Based Image Sensor Exploiting Compressive Measurement For Low-power Video Streaming
    Qian, Fengyu
    Gong, Yanping
    Wang, Lei
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2026 - 2029
  • [35] Low-power arithmetic for the processing of video signals
    Winzker, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (03) : 493 - 497
  • [36] Approximate Memory for Low-Power Video Applications
    Das, H.
    Haidous, A. A.
    Smith, S. C.
    Gong, N.
    IEEE ACCESS, 2023, 11 : 57735 - 57744
  • [37] Low-power chip extends gut video
    不详
    IEE REVIEW, 2004, 50 (06): : 14 - 14
  • [38] Low-power arithmetic for the processing of video signals
    Univ of Hannover, Hannover, Germany
    IEEE Trans Very Large Scale Integr VLSI Syst, 3 (493-497):
  • [39] Impact of Video Parameters on The DCT Coefficient Distribution for H.264-Like Video Coders
    Kamaci, Nejat
    Al-Regib, Ghassan
    VISUAL INFORMATION PROCESSING AND COMMUNICATION III, 2012, 8305
  • [40] Low-Power VLSI Architectures for DCT/DWT: Precision vs Approximation for HD Video, Biomedical, and Smart Antenna Applications
    Madanayake, Arjuna
    Cintra, Renato J.
    Dimitrov, Vassil
    Bayer, Fabio Mariano
    Wahid, Khan A.
    Kulasekera, Sunera
    Edirisuriya, Amila
    Potluri, Uma Sadhvi
    Madishetty, Shiva Kumar
    Rajapaksha, Nilanka
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2015, 15 (01) : 25 - 47