Using a pulsed supply voltage for delay faults testing of digital circuits in a digital oscillation environment

被引:0
|
作者
Vermaak, HJ [1 ]
Kerkhoff, HG [1 ]
Jordaan, GD [1 ]
机构
[1] Technikon Free State, Fac Engn, Dept Elect Engn, Bloemfontein, South Africa
关键词
D O I
10.1109/AFRCON.2002.1146804
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance digital circuits with aggressive timing constraints are usually very susceptible to delay faults. Much research done on delay fault detection needs a rather complicated test setup together with precise test clock requirements. In this paper, we propose a test technique based on the digital oscillation test method. The technique, which was simulated in software, consists of sensitizing a critical path in the digital circuit under test and incorporating the path into an oscillation ring. The supply voltage to the oscillation ring is then varied to detect delay and stuck-at faults in the path.
引用
收藏
页码:47 / 52
页数:6
相关论文
共 50 条
  • [21] NEW REPRESENTATION FOR FAULTS IN COMBINATIONAL DIGITAL CIRCUITS
    SCHERTZ, DR
    METZE, G
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1972, C 21 (08) : 858 - +
  • [22] Intermittent Resistive Faults in Digital CMOS Circuits
    Kerkhoff, Hans G.
    Ebrahimi, H.
    [J]. 2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 211 - 216
  • [23] SIMULATION AND ANALYSIS OF TRANSIENT FAULTS IN DIGITAL CIRCUITS
    YANG, FL
    SALEH, RA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 258 - 264
  • [24] BEHAVIORAL VERSUS STRUCTURAL FAULTS IN DIGITAL CIRCUITS
    HUEY, BM
    [J]. VLSI SYSTEMS DESIGN, 1986, 7 (06): : 12 - 12
  • [25] A multiple faults test approach for digital circuits using neural networks
    Pan, ZL
    Chen, L
    Chen, GJ
    [J]. 2002 3RD INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2002, : 871 - 874
  • [26] A Forward Body Bias Generator for Digital CMOS Circuits with Supply Voltage Scaling
    Meijer, Maurice
    de Gyvez, Jose Pineda
    Kup, Ben
    van Uden, Bert
    Bastiaansen, Peter
    Lammers, Marco
    Vertregt, Maarten
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2482 - 2485
  • [27] Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor
    Mehta, Nandish
    Amrutur, Bharadwaj
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 892 - 901
  • [28] Built-In-Current-Sensor for Testing Short and Open Faults in CMOS Digital Circuits
    Ahmed, R. F.
    Radwan, A. G.
    Madian, A. H.
    Soliman, A. M.
    [J]. 2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 276 - 279
  • [29] DETECTION OF ALL SINGLE AND MULTIPLE STUCK-AT FAULTS IN COMBINATIONAL DIGITAL CIRCUITS USING INDEX VECTOR TESTING
    SENGUPTA, I
    [J]. INTERNATIONAL JOURNAL OF SYSTEMS SCIENCE, 1990, 21 (08) : 1489 - 1502
  • [30] A Voltage-Mode Testing Method to Detect IDDQ Defects in Digital Circuits
    Rius, Josep
    Villagra, Luis Elvira
    Meijer, Maurice
    [J]. ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 135 - +