Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor

被引:26
|
作者
Mehta, Nandish [1 ]
Amrutur, Bharadwaj [1 ]
机构
[1] Indian Inst Sci, Microelect Lab, Dept Elect Commun Engn, Bangalore 560012, Karnataka, India
关键词
CMOS; dynamic voltage and threshold scaling (DVTS); in-situ power monitor; leakage current control; low power; power optimum point; sleep transistor; variable body bias; variable supply voltage; V-DD - V-TH control; CONSUMPTION;
D O I
10.1109/TVLSI.2011.2132765
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generalized power tracking algorithm that minimizes power consumption of digital circuits by dynamic control of supply voltage and the body bias is proposed. A direct power monitoring scheme is proposed that does not need any replica and hence can sense total power consumed by load circuit across process, voltage, and temperature corners. Design details and performance of power monitor and tracking algorithm are examined by a simulation framework developed using UMC 90-nm CMOS triple well process. The proposed algorithm with direct power monitor achieves a power savings of 42.2% for activity of 0.02 and 22.4% for activity of 0.04. Experimental results from test chip fabricated in AMS 350 nm process shows power savings of 46.3% and 65% for load circuit operating in super threshold and near sub-threshold region, respectively. Measured resolution of power monitor is around 0.25 mV and it has a power overhead of 2.2% of die power. Issues with loop convergence and design tradeoff for power monitor are also discussed in this paper.
引用
收藏
页码:892 / 901
页数:10
相关论文
共 50 条
  • [1] Supply and threshold voltage scaling for low power CMOS
    Gonzalez, R
    Gordon, BM
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1210 - 1216
  • [2] A Forward Body Bias Generator for Digital CMOS Circuits with Supply Voltage Scaling
    Meijer, Maurice
    de Gyvez, Jose Pineda
    Kup, Ben
    van Uden, Bert
    Bastiaansen, Peter
    Lammers, Marco
    Vertregt, Maarten
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2482 - 2485
  • [3] Optimal supply and threshold scaling for subthreshold CMOS circuits
    Wang, A
    Chandrakasan, AP
    Kosonocky, SV
    [J]. ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 7 - 11
  • [4] Minimum Energy Point Tracking for Sub-threshold Digital CMOS circuits using an In-situ Energy Sensor
    Mehta, Nandish
    Makinwa, Kofi A. A.
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 570 - 573
  • [5] A Voltage Scaling Model for Performance Evaluation in Digital CMOS Circuits
    von Arnim, Klaus
    Schruefer, Klaus
    Baumann, Thomas
    Hofmann, Karl
    Schulz, Thomas
    Pacha, Christian
    Berthold, Joerg
    [J]. 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 467 - 470
  • [6] Analysis of the buck converter for scaling the supply voltage of digital circuits
    Soto, Andres
    de Castro, Angel
    Alou, Pedro
    Cobos, Jose A.
    Uceda, Javier
    Lotfi, Ashraf
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (06) : 2432 - 2443
  • [7] An activity monitor for power/performance tuning of CMOS digital circuits
    Rius, J
    Pineda, J
    Meijer, M
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 187 - 196
  • [8] An Activity Monitor for Power/Performance Tuning of CMOS Digital Circuits
    Rius, Josep
    Meijer, Maurice
    de Gyvez, Jose Pineda
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (01) : 80 - 86
  • [9] Analysis of the buck converter for scaling the supply voltage of digital circuits
    Soto, A
    de Castro, A
    Alou, P
    Cobos, JA
    Uceda, J
    Lotfi, A
    [J]. APEC 2003: EIGHTEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 2003, : 711 - 717
  • [10] Simultaneous power supply, threshold voltage, and transistor size optimization for low-power operation of CMOS circuits
    Pant, P
    De, VK
    Chatterjee, A
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 538 - 545