Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor

被引:26
|
作者
Mehta, Nandish [1 ]
Amrutur, Bharadwaj [1 ]
机构
[1] Indian Inst Sci, Microelect Lab, Dept Elect Commun Engn, Bangalore 560012, Karnataka, India
关键词
CMOS; dynamic voltage and threshold scaling (DVTS); in-situ power monitor; leakage current control; low power; power optimum point; sleep transistor; variable body bias; variable supply voltage; V-DD - V-TH control; CONSUMPTION;
D O I
10.1109/TVLSI.2011.2132765
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generalized power tracking algorithm that minimizes power consumption of digital circuits by dynamic control of supply voltage and the body bias is proposed. A direct power monitoring scheme is proposed that does not need any replica and hence can sense total power consumed by load circuit across process, voltage, and temperature corners. Design details and performance of power monitor and tracking algorithm are examined by a simulation framework developed using UMC 90-nm CMOS triple well process. The proposed algorithm with direct power monitor achieves a power savings of 42.2% for activity of 0.02 and 22.4% for activity of 0.04. Experimental results from test chip fabricated in AMS 350 nm process shows power savings of 46.3% and 65% for load circuit operating in super threshold and near sub-threshold region, respectively. Measured resolution of power monitor is around 0.25 mV and it has a power overhead of 2.2% of die power. Issues with loop convergence and design tradeoff for power monitor are also discussed in this paper.
引用
收藏
页码:892 / 901
页数:10
相关论文
共 50 条
  • [41] CKVdd: A Clock-Controlled Self-Stabilized Voltage Technique for Reducing Dynamic Power in CMOS Digital Circuits
    Cheng, Ching-Hwa
    Wang, Chin-Hsien
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04): : 391 - 400
  • [42] An approach for detecting bridging faults in CMOS domino logic circuits using dynamic power supply current monitoring
    Walker, A
    Henry, AP
    Lala, PK
    [J]. 1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, : 272 - 280
  • [43] Average power in digital CMOS circuits using least square estimation
    Murugavel, AK
    Ranganathan, N
    Chandramouli, R
    Chavali, S
    [J]. VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 215 - 220
  • [44] Power supply circuit for high speed operation of adiabatic dynamic CMOS logic circuits
    Hashizume, M
    Sato, M
    Yotsuyanagi, H
    Tamesada, T
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 459 - 461
  • [45] Critical Path Monitor Enabled Dynamic Voltage Scaling for Graceful Degradation in Sub-Threshold Designs
    Chen, Yu-Guang
    Wang, Tao
    Lai, Kuan-Yu
    Wen, Wan-Yu
    Shi, Yiyu
    Chang, Shih-Chieh
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [46] Robust Subthreshold CMOS Digital Circuit Design with On-Chip Adaptive Supply Voltage Scaling Technique
    Osaki, Yuji
    Hirose, Tetsuya
    Matsumoto, Kei
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (01): : 80 - 88
  • [47] Using a pulsed supply voltage for delay faults testing of digital circuits in a digital oscillation environment
    Vermaak, HJ
    Kerkhoff, HG
    Jordaan, GD
    [J]. 2002 IEEE AFRICON, VOLS 1 AND 2: ELECTROTECHNOLOGICAL SERVICES FOR AFRICA, 2002, : 47 - 52
  • [48] A SURVEY OF LOW-VOLTAGE LOW-POWER TECHNIQUES AND CHALLENGES FOR CMOS DIGITAL CIRCUITS
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Tung, Chiou-Kou
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (01) : 89 - 105
  • [49] Dynamic Voltage Scaling for Fully Asynchronous NoCs Using FIFO Threshold Levels
    Rahimi, Abbas
    Salehi, Mostafa E.
    Mohammadi, Siamak
    Fakhraie, Sied Mehdi
    [J]. 15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 42 - 47
  • [50] Integrating Clock Gating and Power Gating for Combined Dynamic and Leakage Power Optimization in Digital CMOS Circuits
    Macii, E.
    Bolzani, L.
    Calimera, A.
    Macii, A.
    Poncino, M.
    [J]. 11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 298 - 303