Using a pulsed supply voltage for delay faults testing of digital circuits in a digital oscillation environment

被引:0
|
作者
Vermaak, HJ [1 ]
Kerkhoff, HG [1 ]
Jordaan, GD [1 ]
机构
[1] Technikon Free State, Fac Engn, Dept Elect Engn, Bloemfontein, South Africa
关键词
D O I
10.1109/AFRCON.2002.1146804
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance digital circuits with aggressive timing constraints are usually very susceptible to delay faults. Much research done on delay fault detection needs a rather complicated test setup together with precise test clock requirements. In this paper, we propose a test technique based on the digital oscillation test method. The technique, which was simulated in software, consists of sensitizing a critical path in the digital circuit under test and incorporating the path into an oscillation ring. The supply voltage to the oscillation ring is then varied to detect delay and stuck-at faults in the path.
引用
收藏
页码:47 / 52
页数:6
相关论文
共 50 条
  • [1] TESTING FOR INTERMITTENT FAULTS IN DIGITAL CIRCUITS
    BREUER, MA
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (03) : 241 - 246
  • [2] Digital oscillation-test method for delay and stuck-at fault testing of digital circuits
    Arabi, K
    Ihs, H
    Dufaza, C
    Kaminska, B
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 91 - 100
  • [3] Using Model Checker to Analyze and Test Digital Circuits with Regard to Delay Faults
    Strnadel, Josef
    [J]. 2021 24TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2021, : 111 - 114
  • [4] LOCALIZATION OF FAULTS IN DIGITAL CIRCUITS
    GROBMAN, DM
    [J]. AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1983, (02): : 79 - 84
  • [5] Test method for crosstalk-induced delay faults in digital circuits
    Pan Zhongliang
    Chen Ling
    [J]. ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 434 - 437
  • [6] Defect Diagnosis of Digital Circuits Using Surrogate Faults
    Alagappan, Chidambaram
    Agrawal, Vishwani D.
    [J]. VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 376 - 386
  • [7] Voltage dependent gate capacitance and its impact in estimating power and delay of CMOS digital circuits with low supply voltage
    Nose, K
    Chae, S
    Sakurai, T
    [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 228 - 230
  • [8] Analysis of the buck converter for scaling the supply voltage of digital circuits
    Soto, Andres
    de Castro, Angel
    Alou, Pedro
    Cobos, Jose A.
    Uceda, Javier
    Lotfi, Ashraf
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2007, 22 (06) : 2432 - 2443
  • [9] Analysis of the buck converter for scaling the supply voltage of digital circuits
    Soto, A
    de Castro, A
    Alou, P
    Cobos, JA
    Uceda, J
    Lotfi, A
    [J]. APEC 2003: EIGHTEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 2003, : 711 - 717
  • [10] Testing delay faults in asynchronous handshake circuits
    Shi, Feng
    Makris, Yiorgos
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 361 - +