System-on-Chip Architecture for Speech Recognition

被引:0
|
作者
Wu, Gin-Der [1 ]
Kuo, Kuei-Ting [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
system-on-chip; LPC-cepstrum; HMM; ASIC; dual-ALU; speech recognition;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposed a system-on-chip (SOC) architecture for speech recognition which is speaker dependent. The feature extraction bases on LPC (linear predictive coefficient)-cepstrum coefficients, and template matching employs Hidden Markov Models (HMM). It does not aim to offer a sophisticated solution but rather a high speed solution. This SOC architecture includes an ASIC of LPC-cepstrum and a Dual-ALU processor. The proposed ASIC of LPC-cepstrum can reduce the calculation load of processor in the speech recognition system. To reduce the area of this ASIC, the resource sharing method is adopted into our design. In addition, this paper also proposed the Dual-ALU processor which provides parallel calculation capability. Hence, it can run more complicated algorithm of speech recognition. For the consideration of chip size, the area of the second ALU is only half of the first ALU. From the experiments, the speech recognition system can provide a high speed solution.
引用
收藏
页码:1073 / 1089
页数:17
相关论文
共 50 条
  • [41] Object recognition system-on-chip using the support vector machines
    Reyna-Rojas, Roberto
    Houzet, Dominique
    Dragomirescu, Daniela
    Carlier, Florent
    Ouadjaout, Salim
    Eurasip Journal on Applied Signal Processing, 2005, 2005 (07): : 993 - 1004
  • [42] System-on-chip choices
    Tran, T
    Frantz, G
    Peng, C
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 259 - 260
  • [43] Scheduling method based on virtual flattened architecture for Hierarchical system-on-chip
    张冬
    张金艺
    杨晓冬
    杨毅
    Advances in Manufacturing, 2009, 13 (06) : 433 - 437
  • [44] A System-On-Chip Bus Architecture for Thwarting Integrated Circuit Trojan Horses
    Kim, Lok-Won
    Villasenor, John D.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (10) : 1921 - 1926
  • [45] Safety-related system-on-chip architecture for embedded computing applications
    Hayek, A.
    Machmur, B.
    Schreiber, M.
    Boercsoek, J.
    SAFETY, RELIABILITY AND RISK ANALYSIS: BEYOND THE HORIZON, 2014, : 2933 - 2939
  • [46] Toward Design of Advanced System-on-Chip Architecture for Mobile Computing Devices
    BenSaleh, Mohammed S.
    Qasim, Syed Manzoor
    Obeid, Abdulfattah M.
    MOBILE, SECURE, AND PROGRAMMABLE NETWORKING, 2019, 11557 : 88 - 95
  • [47] A VLSI chip for isolated speech recognition system
    Kim, SN
    Hwang, IC
    Kim, YW
    Kim, SW
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1996, 42 (03) : 458 - 467
  • [48] On Enhancing the Debug Architecture of a System-on-Chip (SoC) to Detect Software Attacks
    Backer, Jerry
    Hely, David
    Karri, Ramesh
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 29 - 34
  • [49] System-on-chip architecture with media DSP and RISC core for media application
    Peng, L
    MULTIMEDIA ON MOBILE DEVICES II, 2006, 6074
  • [50] Design of reusable and flexible test access mechanism architecture for system-on-chip
    Rohini, G.
    Salivahanan, S.
    PIERS 2008 HANGZHOU: PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, VOLS I AND II, PROCEEDINGS, 2008, : 916 - +