System-on-Chip Architecture for Speech Recognition

被引:0
|
作者
Wu, Gin-Der [1 ]
Kuo, Kuei-Ting [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
system-on-chip; LPC-cepstrum; HMM; ASIC; dual-ALU; speech recognition;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposed a system-on-chip (SOC) architecture for speech recognition which is speaker dependent. The feature extraction bases on LPC (linear predictive coefficient)-cepstrum coefficients, and template matching employs Hidden Markov Models (HMM). It does not aim to offer a sophisticated solution but rather a high speed solution. This SOC architecture includes an ASIC of LPC-cepstrum and a Dual-ALU processor. The proposed ASIC of LPC-cepstrum can reduce the calculation load of processor in the speech recognition system. To reduce the area of this ASIC, the resource sharing method is adopted into our design. In addition, this paper also proposed the Dual-ALU processor which provides parallel calculation capability. Hence, it can run more complicated algorithm of speech recognition. For the consideration of chip size, the area of the second ALU is only half of the first ALU. From the experiments, the speech recognition system can provide a high speed solution.
引用
收藏
页码:1073 / 1089
页数:17
相关论文
共 50 条
  • [31] A Reconfigurable System-on-Chip Architecture for Pico-Satellite Missions
    Vladimirova, Tanya
    Wu, Xiaofeng
    WOTUG-30: COMMUNICATING PROCESS ARCHITECTURES 2007, 2007, 65 : 493 - 502
  • [32] Low-power system-on-chip architecture for wireless LANs
    Bisdounis, L
    Dre, C
    Blionas, S
    Metafas, D
    Tatsaki, A
    Ieromnimon, F
    Macii, E
    Rouzet, P
    Zafalon, R
    Benini, L
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2004, 151 (01): : 2 - 15
  • [33] System-on-Chip Security Architecture and CAD Framework for Hardware Patch
    Nath, Atul Prasad Deb
    Ray, Sandip
    Basak, Abhishek
    Bhunia, Swarup
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 733 - 738
  • [34] Cluster-based test architecture design for system-on-chip
    Goel, SK
    Marinissen, EJ
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 259 - 264
  • [35] Test scheduling and test access architecture optimization for system-on-chip
    Hsu, HS
    Huang, JR
    Cheng, KL
    Wang, CW
    Huang, CT
    Wu, CW
    Lin, YL
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 411 - 416
  • [36] Architecture Design of the High Integrated System-on-Chip for Biomedical Applications
    Rozanowski, Krzysztof
    Sondej, Tadeusz
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 529 - 533
  • [37] Power-smart system-on-chip architecture for embedded cryptosystems
    Muresan, R
    Vahedi, H
    Zhanrong, Y
    Gregori, S
    2005 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2005, : 184 - 189
  • [38] Design of an Advanced System-on-Chip Architecture for Chaotic Image Encryption
    Lima, Arthur M.
    Nardo, Lucas G.
    Nepomuceno, Erivelton
    Arias-Garcia, Janier
    Yudi, Jones
    2023 36TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI, 2023, : 71 - 76
  • [39] Object recognition system-on-chip using the support vector machines
    Reyna-Rojas, R
    Houzet, D
    Dragomirescu, D
    Carlier, F
    Ouadjaout, S
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2005, 2005 (07) : 993 - 1004
  • [40] Object Recognition System-on-Chip Using the Support Vector Machines
    Roberto Reyna-Rojas
    Dominique Houzet
    Daniela Dragomirescu
    Florent Carlier
    Salim Ouadjaout
    EURASIP Journal on Advances in Signal Processing, 2005