System-on-Chip Architecture for Speech Recognition

被引:0
|
作者
Wu, Gin-Der [1 ]
Kuo, Kuei-Ting [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
system-on-chip; LPC-cepstrum; HMM; ASIC; dual-ALU; speech recognition;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposed a system-on-chip (SOC) architecture for speech recognition which is speaker dependent. The feature extraction bases on LPC (linear predictive coefficient)-cepstrum coefficients, and template matching employs Hidden Markov Models (HMM). It does not aim to offer a sophisticated solution but rather a high speed solution. This SOC architecture includes an ASIC of LPC-cepstrum and a Dual-ALU processor. The proposed ASIC of LPC-cepstrum can reduce the calculation load of processor in the speech recognition system. To reduce the area of this ASIC, the resource sharing method is adopted into our design. In addition, this paper also proposed the Dual-ALU processor which provides parallel calculation capability. Hence, it can run more complicated algorithm of speech recognition. For the consideration of chip size, the area of the second ALU is only half of the first ALU. From the experiments, the speech recognition system can provide a high speed solution.
引用
下载
收藏
页码:1073 / 1089
页数:17
相关论文
共 50 条
  • [21] System-on-Chip Platform Security Assurance: Architecture and Validation
    Ray, Sandip
    Peeters, Eric
    Tehranipoor, Mark M.
    Bhunia, Swarup
    PROCEEDINGS OF THE IEEE, 2018, 106 (01) : 21 - 37
  • [22] Multi stream cipher architecture for reconfigurable system-on-chip
    Wee, C. M.
    Sutton, P. R.
    Bergmann, N. W.
    Williams, J. A.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 769 - 772
  • [23] Generic architecture platform for multiprocessor system-on-chip design
    Baghdadi, A
    Zergainoh, NE
    Lyonnard, D
    Jerraya, AA
    ARCHITECTURE AND DESIGN OF DISTRIBUTED EMBEDDED SYSTEMS, 2001, 61 : 53 - 63
  • [24] AN ARCHITECTURE FOR A SPEECH RECOGNITION SYSTEM
    LOWY, M
    MURVEIT, H
    MINTZ, DM
    BRODERSEN, RW
    ISSCC DIGEST OF TECHNICAL PAPERS, 1983, 26 : 118 - &
  • [25] Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip
    Samman, Faisal Arya
    Dollak, Bjoern
    Antoni, Jonatan
    Hollstein, Thomas
    2016 INTERNATIONAL CONFERENCE ON SMART GREEN TECHNOLOGY IN ELECTRICAL AND INFORMATION SYSTEMS (ICSGTEIS), 2016, : 155 - 160
  • [26] System level modelling of reconfigurable FFT architecture for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Arslan, Tughrul
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 169 - +
  • [27] English Speech Recognition System on Chip
    刘鸿
    钱彦旻
    刘加
    Tsinghua Science and Technology, 2011, 16 (01) : 95 - 99
  • [28] A reconfigurable system-on-chip architecture for medical imaging: Preliminary results
    Zhang, Hui
    Gu, Zi
    Xia, Mingxin
    Tang, Zhiwei
    Hu, Guangshu
    2005 27TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-7, 2005, : 1747 - 1749
  • [29] Embedded memory in system-on-chip design: Architecture and prototype implementation
    Jin, H
    Manjikian, N
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 141 - 146
  • [30] Design and Implementation of Face Detection Architecture for Heterogeneous System-on-Chip
    Panda, Nidhi
    Gupta, Supratim
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (02)