System-on-Chip Platform Security Assurance: Architecture and Validation

被引:37
|
作者
Ray, Sandip [1 ]
Peeters, Eric [2 ]
Tehranipoor, Mark M. [3 ]
Bhunia, Swarup [3 ]
机构
[1] NXP Semicond, Austin, TX 78735 USA
[2] Texas Instruments Inc, Dallas, TX USA
[3] Univ Florida, Gainesville, FL 32611 USA
基金
美国国家科学基金会;
关键词
Security architecture; security policy; system-on-chip (SoC) security; trusted SoC; untrusted IPs;
D O I
10.1109/JPROC.2017.2714641
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern system-on-chip (SoC) designs include a wide variety of highly sensitive assets which must be protected from unauthorized access. A significant aspect of SoC design involves exploration, analysis, and evaluation of resiliency mechanisms against attacks to such assets. These attacks may arise from a number of sources, including malicious intellectual property blocks (IPs) in the hardware, malicious or vulnerablefirmware and software, insecure communication of the system with other devices, and side-channel vulnerabilities through power and performance profiles. Countermeasures for these attacks are equally diverse, which include architecture, design, implementation, and validation-based protection. In this paper, we provide a comprehensive overview of the security infrastructure in modern SoC designs, including both resiliency techniques and their validation paradigms at presilicon and postsilicon stages. We identify gaps in current resiliency and analysis architectures and propose design and validation solutions to address them. Finally, we provide industry perspectives on the role and impact of current practices on SoC security, and discuss some emerging trends in this important area.
引用
收藏
页码:21 / 37
页数:17
相关论文
共 50 条
  • [1] Security Assurance for System-on-Chip Designs With Untrusted IPs
    Basak, Abhishek
    Bhunia, Swarup
    Tkacik, Thomas
    Ray, Sandip
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2017, 12 (07) : 1515 - 1528
  • [2] System-on-Chip Security Assurance for IoT Devices: Cooperations and Conflicts
    Ray, Sandip
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [3] Architecture of the reconfigurable ultrasonic system-on-chip hardware platform
    Gilliland, Spenser
    Govindan, Pramod
    Saniie, Jafar
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (04) : 301 - 308
  • [4] Generic architecture platform for multiprocessor system-on-chip design
    Baghdadi, A
    Zergainoh, NE
    Lyonnard, D
    Jerraya, AA
    ARCHITECTURE AND DESIGN OF DISTRIBUTED EMBEDDED SYSTEMS, 2001, 61 : 53 - 63
  • [5] System-on-Chip Security Architecture and CAD Framework for Hardware Patch
    Nath, Atul Prasad Deb
    Ray, Sandip
    Basak, Abhishek
    Bhunia, Swarup
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 733 - 738
  • [6] SeVNoC: Security Validation of System-on-Chip Designs With NoC Fabrics
    Meng, Xingyu
    Raj, Kshitij
    Ray, Sandip
    Basu, Kanad
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (02) : 672 - 682
  • [7] Low power system-on-chip platform architecture for high performance applications
    Lo, WC
    Erdogan, A
    Arslan, T
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 349 - 356
  • [8] A system-on-chip bus architecture for hardware Trojan protection in security chips
    Liu, Changlong
    Zhao, Yiqiang
    Shi, Yafeng
    Gao, Xingbo
    2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011, 2011,
  • [9] A System-On-Chip Bus Architecture for Hardware Trojan Protection in Security Chips
    Liu Changlong
    Zhao Yiqiang
    Shi Yafeng
    Gao Xingbo
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [10] Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs
    Akselrod, Dimitry
    Ashkenazi, Asaf
    Amon, Yossi
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1365 - +