Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs

被引:0
|
作者
Akselrod, Dimitry [1 ,2 ]
Ashkenazi, Asaf [1 ]
Amon, Yossi [1 ]
机构
[1] Freescale Semicond Israel Ltd, IL-32000 Herzliyya, Israel
[2] McMaster Univ, ECE Dep, Hamilton, ON L8S 4K1, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug Port Controller (DPC) architecture, designed for re-use in multiple System-on-Chip (SoC) Integrated Circuits (ICs) is presented. The DPC incorporates security protection against unauthorized access along with advanced debugging features such as long chain debugging, universal BIST engines control, and generic serial interfaces. An implemented security architecture of DPC is presented together with an overall IC security scheme. DPC is the most important part of this IC security scheme. The suggested architecture demonstrates extensive use of the debug process, and re-use of the DPC in multiple SoC ICs without the need of adopting its design for a specific SoC. The implementation of the DPC for IEEE1149.1 standard is presented and the hardware realization of the proposed architecture is described in detail. The DPC that incorporates the proposed architecture has been designed in a 90 nm CMOS process as an integral part of several SoC ICs.
引用
收藏
页码:1365 / +
页数:2
相关论文
共 50 条
  • [1] Platform independent overall security architecture in multi-processor system-on-chip integrated circuits for use in mobile phones and handheld devices
    Ashkenazi, A.
    Akselrod, D.
    COMPUTERS & ELECTRICAL ENGINEERING, 2007, 33 (5-6) : 407 - 424
  • [2] AxE: An Approximate-Exact Multi-Processor System-on-Chip Platform
    Baroughi, A. S.
    Huemer, S.
    Shahhoseini, H. S.
    TaheriNejad, N.
    2022 25TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2022, : 60 - 66
  • [3] Asymmetric multi-processor architecture for reconfigurable system-on-chip and operating system abstractions
    Xie, Xin
    Williams, John
    Bergmann, Neil
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 41 - 48
  • [4] Debug port controller architectures for system-on-chip integrated circuits
    Akselrod, Dimitry
    Margulis, Arie
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1534 - +
  • [5] Runtime adaptive multi-processor system-on-chip:: RAMPSoC
    Goehringer, Diana
    Huebner, Michael
    Schatz, Volker
    Becker, Juergen
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 3236 - 3242
  • [6] A Parallel Genetic Algorithm on a Multi-Processor System-on-Chip
    Ferreira, Rubem Euzebio
    Mourelle, Luiza de Macedo
    Nedjah, Nadia
    TRENDS IN APPLIED INTELLIGENT SYSTEMS, PT II, PROCEEDINGS, 2010, 6097 : 164 - +
  • [7] Secure Virtualization within a Multi-processor Soft-Core System-on-Chip Architecture
    Biedermann, Alexander
    Stoettinger, Marc
    Chen, Lijing
    Huss, Sorin A.
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 385 - 396
  • [9] Comparative Analysis of Middleware for Multi-Processor System-on-Chip (MPSoC)
    Jallad, Abdul-Halim Mufid
    Mohammad, Lubna Badri
    2013 9TH INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION TECHNOLOGY (IIT), 2013,
  • [10] A 16-port data cache for chip multi-processor architecture
    Jing, Wang
    Xiaoya, Fan
    Hai, Wang
    Ming, Yang
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL III, 2007, : 183 - 186