Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs

被引:0
|
作者
Akselrod, Dimitry [1 ,2 ]
Ashkenazi, Asaf [1 ]
Amon, Yossi [1 ]
机构
[1] Freescale Semicond Israel Ltd, IL-32000 Herzliyya, Israel
[2] McMaster Univ, ECE Dep, Hamilton, ON L8S 4K1, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug Port Controller (DPC) architecture, designed for re-use in multiple System-on-Chip (SoC) Integrated Circuits (ICs) is presented. The DPC incorporates security protection against unauthorized access along with advanced debugging features such as long chain debugging, universal BIST engines control, and generic serial interfaces. An implemented security architecture of DPC is presented together with an overall IC security scheme. DPC is the most important part of this IC security scheme. The suggested architecture demonstrates extensive use of the debug process, and re-use of the DPC in multiple SoC ICs without the need of adopting its design for a specific SoC. The implementation of the DPC for IEEE1149.1 standard is presented and the hardware realization of the proposed architecture is described in detail. The DPC that incorporates the proposed architecture has been designed in a 90 nm CMOS process as an integral part of several SoC ICs.
引用
收藏
页码:1365 / +
页数:2
相关论文
共 50 条
  • [41] Design Optimization of 3D Multi-Processor System-on-Chip with Integrated Flow Cell Arrays
    Andreev, Artem
    Kaplan, Fulya
    Zapater, Marina
    Coskun, Ayse K.
    Atienza, David
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 237 - 242
  • [42] Run-time spatial mapping of streaming applications to a heterogeneous multi-processor system-on-chip (MPSoC)
    Holzenspies, Philip K. F.
    Hurink, Johann L.
    Kuper, Jan
    Smit, Gerard J. M.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 210 - +
  • [43] Mapping an obstacles detection, stereo vision-based, software application on a multi-processor system-on-chip
    Greiner, Alain
    Petrot, Frederic
    Carrier, Mathieu
    Benabdenbi, Mounir
    Chotin-Avot, Roselyne
    Labayrade, Raphael
    2006 IEEE INTELLIGENT VEHICLES SYMPOSIUM, 2006, : 374 - +
  • [44] A fast HW/SW FPGA-based thermal emulation framework for multi-processor system-on-chip
    Atienza, David
    Del Valle, Pablo G.
    Paci, Giacomo
    Poletti, Francesco
    Benini, Luca
    De Micheli, Giovanni
    Mendias, Jose M.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 618 - +
  • [45] Computationally efficient locality-aware interconnection topology for multi-processor system-on-chip (MP-SoC)
    Khan, Haroon-Ur-Rashid
    Shi Feng
    Ji WeiXing
    Gao YuJin
    Wang YiZhuo
    Liu CaiXia
    Deng Ning
    Li JiaXin
    CHINESE SCIENCE BULLETIN, 2010, 55 (29): : 3363 - 3371
  • [47] Implementation of W-CDMA Cell Search on a FPGA Based Multi-Processor System-on-Chip with Power Management
    Airoldi, Roberto
    Garzia, Fabio
    Ahonen, Tapani
    Milojevic, Dragomir
    Nurmi, Jari
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 88 - +
  • [48] Software-based Turbo Decoder Implementation on Low Power Multi-Processor System-on-Chip for Internet of Things
    Halim, Dareen K.
    Ming, Tang Chong
    Song, Ng Mow
    Hartono, Dicky
    PROCEEDINGS OF 2017 4TH INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA 2017), 2017, : 137 - 141
  • [49] Case study : System level design for architecture exploration of multi-processor based SoC platform
    Yoon, Sung-Rok
    Park, Sin-Chong
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 3154 - 3157
  • [50] Evaluation of ISO 26262 and IEC 61508 metrics for transient faults of a multi-processor system-on-chip through radiation testing
    Ballan, Oscar
    Maillard, Pierre
    Arver, Jue
    Smith, Christina
    Petersson, Roland
    Griessing, Alexander
    Venini, Federico
    MICROELECTRONICS RELIABILITY, 2020, 107