FPGA system-on-chip soft IP design: A reconfigurable DSP

被引:0
|
作者
Martina, M [1 ]
Molino, A [1 ]
Vacca, F [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, CERCOM, I-10129 Turin, Italy
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper a novel architecture for a scalable DSP core is proposed. Due to the increase of system resources available on last generation FPGA, the System-on-Chip paradigm can be borrowed from classical silicon implementations into reconfigurable environments. Presently, off-the-shelf devices suffer the need for remarkable static power consumption: however it is forecastable that technology improvements will extend FPGA usage to mobile systems. Despite the increasing importance gathered by reconfigurable computing, a lack of retargettable soft-processor IP is felt. In particular, this IP aims to fill the existing gap between specific coprocessor units and general purpose soft cores. The proposed architecture exhibits interesting figures both in terms of area occupation as well as maximum operative clock frequency. In order to validate the system performance, some common telecommunication algorithms have been mapped on the DSP. Good experimental results have been obtained running at 89 MHz on a XILINX XCV 1000.
引用
收藏
页码:196 / 199
页数:4
相关论文
共 50 条
  • [1] Reconfigurable System-On-Chip Design Using FPGA
    Muralikrishna, B.
    Madhumati, G. L.
    Khan, Habibulla
    Deepika, K. Gnana
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [2] A reconfigurable architecture for DSP system-on-chip
    Dung, LR
    Lee, YL
    Wu, CM
    [J]. CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2001, 26 (3-4): : 109 - 113
  • [3] SystemG-based reconfigurable IP modelling for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Erdogan, Ahmet
    Arslan, Tughrul
    [J]. PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 362 - 367
  • [4] An architecture and design tool flow for embedding a virtual FPGA into a reconfigurable system-on-chip
    Wiersema, Tobias
    Bockhorn, Arne
    Platzner, Marco
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2016, 55 : 112 - 122
  • [5] A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion
    Jianwen, Luo
    Chuen, Jong Ching
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 465 - 468
  • [6] Constrained algorithmic IP design for system-on-chip
    Coussy, P.
    Casseau, E.
    Bomel, P.
    Baganne, A.
    Martin, E.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 94 - 105
  • [7] Mitigating Soft Errors in System-on-chip Design
    Yu, Hai
    Fan Xiaoya
    [J]. PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE FOR YOUNG COMPUTER SCIENTISTS, VOLS 1-5, 2008, : 1260 - +
  • [8] Interfacing methodologies for IP re-use in reconfigurable system-on-chip
    Lee, TL
    Bergmann, NW
    [J]. MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 454 - 463
  • [9] System level modelling of reconfigurable FFT architecture for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Arslan, Tughrul
    [J]. NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 169 - +
  • [10] SystemC-based design methodology for reconfigurable system-on-chip
    Qu, Y
    Tiensyrjä, K
    Soininen, JP
    [J]. DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 364 - 371