Interfacing methodologies for IP re-use in reconfigurable system-on-chip

被引:0
|
作者
Lee, TL [1 ]
Bergmann, NW [1 ]
机构
[1] Univ Queensland, Sch ITEE, Brisbane, Qld, Australia
关键词
FPGAs; reconfigurable logic; system-on-chip;
D O I
10.1117/12.523336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more recent use of standard on-chip buses has eased integration and eliminated inefficient glue logic, and hence boosted the production of IP functional cores. However, once an IP block is designed to target a particular on-chip bus standard, retargeting to a different bus is time-consuming and tedious. As new bus standards are introduced and different interconnection methods are proposed, this problem increases. Many solutions have been proposed, however these solutions either limit the IP block performance or are restricted to a particular platform. A new methodology is presented that can automate the connection of an IP block to a wide variety of interface architectures with low overhead through the use a special Interface Adaptor Logic layer.
引用
收藏
页码:454 / 463
页数:10
相关论文
共 50 条
  • [1] Interfacing requirements for MEMS components in system-on-chip methodologies
    Bergmann, NW
    ELECTRONICS AND STRUCTURES FOR MEMS II, 2001, 4591 : 45 - 50
  • [2] FPGA system-on-chip soft IP design: A reconfigurable DSP
    Martina, M
    Molino, A
    Vacca, F
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 196 - 199
  • [3] SystemG-based reconfigurable IP modelling for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Erdogan, Ahmet
    Arslan, Tughrul
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 362 - 367
  • [4] Egret: a platform for reconfigurable system-on-chip
    Bergmann, NW
    Williams, JA
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 295 - 302
  • [5] Enabling technologies for reconfigurable system-on-chip
    Bergmann, NW
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 360 - 363
  • [6] A reconfigurable architecture for DSP system-on-chip
    Dung, LR
    Lee, YL
    Wu, CM
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2001, 26 (3-4): : 109 - 113
  • [7] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335
  • [8] On-chip interconnect schemes for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 442 - 453
  • [9] Dynamic loading of peripherals on reconfigurable system-on-chip
    Lu, Y
    Bergmann, NW
    Williams, JA
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [10] System Level Modeling of Dynamic Reconfigurable System-on-Chip
    Suvorova, Elena
    Matveeva, Nadezhda
    Rabin, Alexey
    Rozanov, Valentin
    PROCEEDINGS OF THE 17TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION FRUCT, 2015, : 222 - 229