Interfacing methodologies for IP re-use in reconfigurable system-on-chip

被引:0
|
作者
Lee, TL [1 ]
Bergmann, NW [1 ]
机构
[1] Univ Queensland, Sch ITEE, Brisbane, Qld, Australia
关键词
FPGAs; reconfigurable logic; system-on-chip;
D O I
10.1117/12.523336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more recent use of standard on-chip buses has eased integration and eliminated inefficient glue logic, and hence boosted the production of IP functional cores. However, once an IP block is designed to target a particular on-chip bus standard, retargeting to a different bus is time-consuming and tedious. As new bus standards are introduced and different interconnection methods are proposed, this problem increases. Many solutions have been proposed, however these solutions either limit the IP block performance or are restricted to a particular platform. A new methodology is presented that can automate the connection of an IP block to a wide variety of interface architectures with low overhead through the use a special Interface Adaptor Logic layer.
引用
收藏
页码:454 / 463
页数:10
相关论文
共 50 条
  • [31] A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion
    Jianwen, Luo
    Chuen, Jong Ching
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 465 - 468
  • [32] A domain specific reconfigurable Viterbi fabric for system-on-chip applications
    Zhan, Cheng
    Arslan, Tughrul
    Khawam, Sami
    Lindsay, Iain
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 916 - 919
  • [33] A reconfigurable system-on-chip architecture for medical imaging: Preliminary results
    Zhang, Hui
    Gu, Zi
    Xia, Mingxin
    Tang, Zhiwei
    Hu, Guangshu
    2005 27TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-7, 2005, : 1747 - 1749
  • [34] A reconfigurable computing processor core for multimedia system-on-chip applications
    Department of Electrical Engineering, National Chung Hsing University, No, 250, Kuo Kuang Road, Taichung, Taiwan
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 4 B (3336-3342):
  • [35] Dynamic hardware-software partitioning on reconfigurable system-on-chip
    Waldeck, P
    Bergmann, N
    3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 102 - 105
  • [36] Platform Independent GUI for Reconfigurable Ultrasonic System-on-Chip Hardware
    Boulet, Clementine
    Ricard, Eric Rovira
    Gilliland, Spenser
    Gonnot, Thomas
    Saniie, Jafar
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT), 2014, : 298 - 302
  • [37] SystemC-based design methodology for reconfigurable system-on-chip
    Qu, Y
    Tiensyrjä, K
    Soininen, JP
    DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 364 - 371
  • [38] Hardware support for real-time reconfigurable system-on-chip
    Waldeck, PJ
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 464 - 469
  • [39] Performance Analysis of Reconfigurable Ultrasonic System-on-Chip Hardware Platform
    Govindan, Pramod
    Gilliland, Spenser
    Kasaeifard, Alireza
    Gonnot, Thomas
    Saniie, Jafar
    2013 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2013, : 1550 - 1553
  • [40] A Reconfigurable System-on-Chip Architecture for Pico-Satellite Missions
    Vladimirova, Tanya
    Wu, Xiaofeng
    WOTUG-30: COMMUNICATING PROCESS ARCHITECTURES 2007, 2007, 65 : 493 - 502