Interfacing methodologies for IP re-use in reconfigurable system-on-chip

被引:0
|
作者
Lee, TL [1 ]
Bergmann, NW [1 ]
机构
[1] Univ Queensland, Sch ITEE, Brisbane, Qld, Australia
关键词
FPGAs; reconfigurable logic; system-on-chip;
D O I
10.1117/12.523336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more recent use of standard on-chip buses has eased integration and eliminated inefficient glue logic, and hence boosted the production of IP functional cores. However, once an IP block is designed to target a particular on-chip bus standard, retargeting to a different bus is time-consuming and tedious. As new bus standards are introduced and different interconnection methods are proposed, this problem increases. Many solutions have been proposed, however these solutions either limit the IP block performance or are restricted to a particular platform. A new methodology is presented that can automate the connection of an IP block to a wide variety of interface architectures with low overhead through the use a special Interface Adaptor Logic layer.
引用
收藏
页码:454 / 463
页数:10
相关论文
共 50 条
  • [41] A reconfigurable computing processor core for multimedia system-on-chip applications
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Chen, Jian-Chou
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3336 - 3342
  • [42] Trigonometric computing embedded in a dynamically reconfigurable CORDIC system-on-chip
    Fons, Francisco
    Fons, Mariano
    Canto, Enrique
    Lopez, Mariano
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 122 - 127
  • [43] Analog verification IP and the next stage in the evolution of system-on-chip
    Bhanot, Sandipan
    Electronic Engineering Times, 2005, (1399) : 18 - 20
  • [44] An effective IP reuse methodology for quality system-on-chip design
    Sarkar, Soujanna
    Shinde, Sanjay
    Chandar, Subash G.
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 104 - 107
  • [45] Automated IP Quality Qualification for Efficient System-on-chip Design
    Wang, Li-wei
    Luo, Hong-wei
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 1223 - 1226
  • [46] IP integration overhead analysis in system-on-chip video encoder
    Rasmus, Antti
    Kulmala, Ari
    Salminen, Erno
    Hamalainen, Timo D.
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 333 - +
  • [47] Digital Electronic System-on-Chip Design: Methodologies, Tools, Evolution, and Trends
    Cirstea, Marcian
    Benkrid, Khaled
    Dinu, Andrei
    Ghiriti, Romeo
    Petreus, Dorin
    MICROMACHINES, 2024, 15 (02)
  • [48] SoCWire: A Network-on-Chip approach for Reconfigurable System-on-Chip designs in space applications
    Osterloh, B.
    Michalik, H.
    Fiethe, B.
    Kotarowski, K.
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 51 - 56
  • [49] On the use of C++ for system-on-chip design
    Verkest, D
    Cockx, J
    Potargent, F
    de Jong, G
    De Man, H
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 42 - 47
  • [50] Reconfigurable System-on-Chip Architectures for Robust Visual SLAM on Humanoid Robots
    Gkeka, Maria Rafaela
    Patras, Alexandros
    Tavoularis, Nikolaos
    Piperakis, Stylianos
    Hourdakis, Emmanouil
    Trahanias, Panos
    Antonopoulos, Christos D.
    Lalis, Spyros
    Bellas, Nikolaos
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (02)