Reconfigurable System-On-Chip Design Using FPGA

被引:0
|
作者
Muralikrishna, B. [1 ]
Madhumati, G. L. [2 ]
Khan, Habibulla [1 ]
Deepika, K. Gnana [3 ]
机构
[1] KL Univ, Dept ECE, Guntur, AP, India
[2] Dhanekula Inst Engn & Technol, Dept ECE, Vijayawada, AP, India
[3] ALIET, Dept ECE, Vijayawada, AP, India
关键词
MicroBlaze; FPGA; IP cores; Co-Synthesis; System-on-Chip;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
System-on-Chip (SoC) design integrates processors, memory, and a variety of IPs in a single design. Due to the FPGA capabilities and high time-to-market pressures, complex SoC designs are increasingly targeted to FPGA. Traditionally cores in FPGAs are connected using AXI and PLB bus-based architectures. FPGA devices provide Embedded Systems development with new alternatives for creating new hardware accelerated applications. The availability of embedded processor subsystems in FPGAs opens the door to a myriad of applications. Reconfigurable System-on-Chip architecture: includes MicroBlaze Soft Core Processor integrates peripherals with PLB and OPB Buses provides access to memory, PS2 and VGA IP cores. A new peripheral based Arithmetic application is designed, the keyboard module is a custom hardware module that accepts input from a PS/2 serial keyboard and outputs character data to the VGA input memory. VHDL Language is used in ISE for custom logic design. SystemC & VHDL Co-Synthesis scenario provides a way of checking interoperability of a single designed different functionality hardware module. Both designs are synthesizable and implemented in a single Bitstream, and configured to FPGA. Two level functionality is observed for the configured Bitstream with FPGA Hardware, design modeling was done using SystemC & VHDL Co-Synthesis. This paper presents an evaluation of design methods and concepts of reconfigurable architecture; it provides a lot of options for system designers. Co-Synthesis was done either Top-Down or Bottom-Up Design Methodologies. Implementation was targeted through Spartan - 3E FPGA Board.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] FPGA system-on-chip soft IP design: A reconfigurable DSP
    Martina, M
    Molino, A
    Vacca, F
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 196 - 199
  • [2] An architecture and design tool flow for embedding a virtual FPGA into a reconfigurable system-on-chip
    Wiersema, Tobias
    Bockhorn, Arne
    Platzner, Marco
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2016, 55 : 112 - 122
  • [3] A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion
    Jianwen, Luo
    Chuen, Jong Ching
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 465 - 468
  • [4] On the Design of Highly Reliable System-on-Chip using Dynamically Reconfigurable FPGAs
    Du, Boyang
    Sterpone, Luca
    Venditti, Lorenzo
    Codinachs, David Merodio
    [J]. 2015 10TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2015,
  • [5] Signal processing using Reconfigurable System-on-Chip Platforms
    Dandalis, A
    Prasanna, VK
    [J]. ERSA 2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2001, : 36 - 42
  • [6] VPN acceleration using reconfigurable System-on-Chip technology
    Wee, C. M.
    Sutton, P. R.
    Bergmann, N. W.
    Williams, J. A.
    [J]. FCCM 2006: 14TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2006, : 281 - +
  • [7] System level modelling of reconfigurable FFT architecture for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Arslan, Tughrul
    [J]. NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 169 - +
  • [8] SystemC-based design methodology for reconfigurable system-on-chip
    Qu, Y
    Tiensyrjä, K
    Soininen, JP
    [J]. DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 364 - 371
  • [9] A cohesive FPGA-based system-on-chip design curriculum
    Lynch, JD
    Hammerstrom, D
    Kravitz, R
    [J]. 2005 IEEE International Conference on Microelectronic Systems Education, Proceedings, 2005, : 17 - 18
  • [10] Egret: a platform for reconfigurable system-on-chip
    Bergmann, NW
    Williams, JA
    [J]. MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 295 - 302