On the Design of Highly Reliable System-on-Chip using Dynamically Reconfigurable FPGAs

被引:0
|
作者
Du, Boyang [1 ]
Sterpone, Luca [1 ]
Venditti, Lorenzo [1 ]
Codinachs, David Merodio [2 ]
机构
[1] Politecn Torino, Dipartimento Automat Informat, CAD Grp, Turin, Italy
[2] European Space Agcy, Noordwijk, Netherlands
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Radiation-induced Soft Errors are widely known since the advent of dynamic RAM chips. Reconfigurable FPGA devices based on SRAM configuration memories are extremely sensitive to these effects resulting in an unwelcome change of behavior in digital logic. Indeed, soft errors occur today as a result of radiation from space or even at sea level. Detection, protection and mitigation of soft errors beyond aerospace and defence applications have been widely debated over the last decades. In the present paper we provide a complete design flow illustrating the proper design rules ranging from the synthesis, mapping and physical place and route algorithm tailored to the implementation of high performance and reliable SoCs using dynamic-reconfiguration oriented SRAM-based FPGAs. Radiation experimental results obtained radiation test performed using proton particles demonstrated the goodness of our developed design flow resulting in an overall error cross-section reduction of more than 2 orders of magnitude.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Reconfigurable System-On-Chip Design Using FPGA
    Muralikrishna, B.
    Madhumati, G. L.
    Khan, Habibulla
    Deepika, K. Gnana
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [2] A dynamically reconfigurable system-on-chip for implementing wireless MACs
    Nabi, Syed Waqar
    Wells, Cade C.
    Vanderbauwhede, Wim
    [J]. 2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 37 - +
  • [3] A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design
    Beretta, Ivan
    Rana, Vincenzo
    Atienza, David
    Sciuto, Donatella
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1211 - 1224
  • [4] Reliable and efficient system-on-chip design
    Shanbhag, NR
    [J]. COMPUTER, 2004, 37 (03) : 42 - +
  • [5] A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion
    Jianwen, Luo
    Chuen, Jong Ching
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 465 - 468
  • [6] Trigonometric computing embedded in a dynamically reconfigurable CORDIC system-on-chip
    Fons, Francisco
    Fons, Mariano
    Canto, Enrique
    Lopez, Mariano
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 122 - 127
  • [7] SoCWire: A Robust and Fault Tolerant Network-on-Chip Approach for a Dynamic Reconfigurable System-on-Chip in FPGAs
    Osterloh, Bjoern
    Michalik, Harald
    Fiethe, Bjoern
    [J]. ARCHITECTURE OF COMPUTING SYSTEMS-ARCS 2009, 22ND INTERNATIONAL CONFERENCE, 2009, 5455 : 50 - 59
  • [8] Massively Parallel Neural Signal Processing: System-on-Chip Design with FPGAs
    Balasubramanian, Karthikeyan
    Obeid, Iyad
    [J]. 2011 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2011, : 4609 - 4612
  • [9] Signal processing using Reconfigurable System-on-Chip Platforms
    Dandalis, A
    Prasanna, VK
    [J]. ERSA 2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2001, : 36 - 42
  • [10] VPN acceleration using reconfigurable System-on-Chip technology
    Wee, C. M.
    Sutton, P. R.
    Bergmann, N. W.
    Williams, J. A.
    [J]. FCCM 2006: 14TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2006, : 281 - +