FPGA system-on-chip soft IP design: A reconfigurable DSP

被引:0
|
作者
Martina, M [1 ]
Molino, A [1 ]
Vacca, F [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, CERCOM, I-10129 Turin, Italy
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper a novel architecture for a scalable DSP core is proposed. Due to the increase of system resources available on last generation FPGA, the System-on-Chip paradigm can be borrowed from classical silicon implementations into reconfigurable environments. Presently, off-the-shelf devices suffer the need for remarkable static power consumption: however it is forecastable that technology improvements will extend FPGA usage to mobile systems. Despite the increasing importance gathered by reconfigurable computing, a lack of retargettable soft-processor IP is felt. In particular, this IP aims to fill the existing gap between specific coprocessor units and general purpose soft cores. The proposed architecture exhibits interesting figures both in terms of area occupation as well as maximum operative clock frequency. In order to validate the system performance, some common telecommunication algorithms have been mapped on the DSP. Good experimental results have been obtained running at 89 MHz on a XILINX XCV 1000.
引用
收藏
页码:196 / 199
页数:4
相关论文
共 50 条
  • [41] RtrASSoc - An adaptable superscalar reconfigurable system-on-chip the simulator
    Silva, JL
    Costa, RM
    Jorge, GHR
    [J]. 3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 196 - 200
  • [42] Non-Rectangular Reconfigurable Cores for System-on-Chip
    Alves, Pedro
    Ferreira, Joao Canas
    [J]. VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
  • [43] Multi stream cipher architecture for reconfigurable system-on-chip
    Wee, C. M.
    Sutton, P. R.
    Bergmann, N. W.
    Williams, J. A.
    [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 769 - 772
  • [44] RECONFIGURABLE SHA CHIP DESIGN BASED ON FPGA
    Deng, Pengfa
    Du, Zhenjun
    Chen, Rong
    [J]. 3RD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND COMPUTER SCIENCE (ITCS 2011), PROCEEDINGS, 2011, : 206 - 209
  • [45] Architecture and design methodology for synthesizable reconfigurable array targeting wireless system-on-chip applications
    Zhan, C
    Khawam, S
    Arslan, T
    Lindsay, L
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 93 - 94
  • [46] Automatic Reconfigurable System-on-Chip Design with Run-Time Hardware/Software Partitioning
    Chen, Yu
    Li, Ren-Fa
    Wu, Qiang
    [J]. 2009 11TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN AND COMPUTER GRAPHICS, PROCEEDINGS, 2009, : 484 - 491
  • [47] System-on-Chip FPGA-Based GNSS Receiver
    Fridman, Alexander
    Semenov, Serguey
    [J]. PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [48] Interconnect IP node for future system-on-chip designs
    Saastamoinen, I
    Sigüenza-Tortosa, D
    Nurmi, J
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 116 - 120
  • [49] Hardware DWT accelerator for MultiProcessor System-on-Chip on FPGA
    Borgio, Simone
    Bosisio, Davide
    Ferrandi, Fabrizio
    Monchiero, Matteo
    Santambrogio, Marco D.
    Sciuto, Donatella
    Tumeo, Antonino
    [J]. 2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 107 - +
  • [50] A VLSI-FPGA System-on-Chip for detectors monitoring
    Aloisio, Alberto
    Cevenini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 468 - 473