An Overview of Fault Models and Testing Approaches for Reversible Logic

被引:0
|
作者
Rice, J. E. [1 ]
机构
[1] Univ Lethbridge, Dept Math & Comp Sci, Lethbridge, AB T1K 3M4, Canada
关键词
MISSING-GATE FAULTS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic has been proposed as one solution to the problem of ever increasing power consumption. Work in areas such as synthesis techniques in reversible logic is growing, as is work on testing approaches. Numerous fault models have been proposed, but many researchers are still utilising models proposed for traditional logic. We provide an overview of the various fault models and testing approaches for reversible logic, as well as highlighting important results and comparisons/connections between the various models.
引用
收藏
页码:125 / 130
页数:6
相关论文
共 50 条
  • [1] Analyzing fault models for reversible logic circuits
    Zhong, Jing
    Muzio, Jon C.
    2006 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-6, 2006, : 2407 - 2412
  • [2] Online Testing for Three Fault Models in Reversible Circuits
    Nashiry, Md Asif
    Bhaskar, Gite Gaurav
    Rice, Jacqueline E.
    2015 IEEE 45TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2015, : 8 - 13
  • [3] An Overview of Fuzzy Logic Approaches for Fault Diagnosis in Energy Conversion Devices
    Demidova, Galina
    Rassolkin, Anton
    Vaimann, Toomas
    Kallaste, Ants
    Zakis, Janis
    Suzdalenko, Aleksandrs
    2021 28TH INTERNATIONAL WORKSHOP ON ELECTRIC DRIVES: IMPROVING RELIABILITY OF ELECTRIC DRIVES (IWED2021), 2021,
  • [4] Reversible fault-tolerant logic
    Boykin, PO
    Roychowdhury, VP
    2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 444 - 453
  • [5] Online Fault Detection in Reversible Logic
    Nayeem, N. M.
    Rice, J. E.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 426 - 434
  • [6] Reversible fault-tolerant logic
    Boykin, P.O. (boykin@ece.ufl.edu), IEEE Comput. Soc. Tech. Commit. on Fault-Tolerant Comput.; IFIP WG 10.4 on Dependable Comput. and Fault Tolerance; IEICE Tech. Group on Dependable Comput. (Institute of Electrical and Electronics Engineers Computer Society):
  • [7] On the fault testing for reversible circuits
    Tayu, Satoshi
    Ito, Shigeru
    Ueno, Shuichi
    ALGORITHMS AND COMPUTATION, 2007, 4835 : 812 - 821
  • [8] Fault testing for reversible circuits
    Patel, KN
    Hayes, JP
    Markov, IL
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (08) : 1220 - 1230
  • [9] Fault testing for reversible circuits
    Patel, KN
    Hayes, JP
    Markov, IL
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 410 - 416
  • [10] On Fault Testing for Reversible Circuits
    Tayu, Satoshi
    Ito, Shigeru
    Ueno, Shuichi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (12) : 2770 - 2775