An Overview of Fault Models and Testing Approaches for Reversible Logic

被引:0
|
作者
Rice, J. E. [1 ]
机构
[1] Univ Lethbridge, Dept Math & Comp Sci, Lethbridge, AB T1K 3M4, Canada
关键词
MISSING-GATE FAULTS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic has been proposed as one solution to the problem of ever increasing power consumption. Work in areas such as synthesis techniques in reversible logic is growing, as is work on testing approaches. Numerous fault models have been proposed, but many researchers are still utilising models proposed for traditional logic. We provide an overview of the various fault models and testing approaches for reversible logic, as well as highlighting important results and comparisons/connections between the various models.
引用
收藏
页码:125 / 130
页数:6
相关论文
共 50 条
  • [21] OVERVIEW OF APPROACHES TO INVITRO NEUROTOXICITY TESTING
    HALKSMILLER, M
    FEDOR, V
    TYSON, CA
    JOURNAL OF THE AMERICAN COLLEGE OF TOXICOLOGY, 1991, 10 (06): : 727 - 736
  • [22] Deterministic logic BIST for transition fault testing
    Gherman, V.
    Wunderlich, H.-J.
    Schloeffel, J.
    Garbers, M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (03): : 180 - 186
  • [23] ON DELAY FAULT TESTING IN LOGIC-CIRCUITS
    LIN, CJ
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (05) : 694 - 703
  • [24] Design of Fault Tolerant Reversible Arithmetic Logic Unit in QCA
    Sen, Bibhash
    Dutta, Manojit
    Banik, Debajyoty
    Singh, Dipak K.
    Sikdar, Biplab K.
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 241 - 245
  • [25] FAULT TOLERANCE IN REVERSIBLE LOGIC CIRCUITS AND QUANTUM COST OPTIMIZATION
    Arunachalam, Kamaraj
    Perumalsamy, Marichamy
    Ponnusamy, Kaviyashri K.
    COMPUTING AND INFORMATICS, 2020, 39 (05) : 1099 - 1116
  • [26] A family of logical fault models for reversible circuits
    Polian, I
    Hayes, JP
    Fiehn, T
    Becker, B
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 422 - 427
  • [27] Fault tolerance in reversible logic circuits and quantum cost optimization
    Arunachalam K.
    Perumalsamy M.
    Ponnusamy K.K.
    Computing and Informatics, 2021, 39 (05) : 1099 - 1116
  • [28] Parity Preserving Logic based Fault Tolerant Reversible ALU
    Rakshith, T. R.
    Saligram, Rakshith
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 485 - 490
  • [29] Fault tolerant approaches to nanoelectronic programmable logic arrays
    Rao, Wenjing
    Orailoglu, Alex
    Karri, Ramesh
    37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, : 216 - +
  • [30] An overview of the logic and rationale of hierarchical linear models
    Hofmann, DA
    JOURNAL OF MANAGEMENT, 1997, 23 (06) : 723 - 744