On the design of low-energy hybrid CMOS 1-bit full adder cells

被引:0
|
作者
Goel, S [1 ]
Gollamudi, S [1 ]
Kumar, A [1 ]
Bayoumi, M [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
来源
2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present several designs for 1 bit full adder cell featuring hybrid CMOS logic style. These designs are based on a novel XOR-XNOR circuit that simultaneously produces XOR and XNOR full-swing outputs and outperforms its best counterpart showing 39% improvement in PDP. The new full-adder designs are also categorized in three main categories depending upon the implementation of the logic expression for Sum and Carry outputs. The results show that all the proposed designs prove to be energy-efficient and outperform several standard full-adder designs. All the designs are able to operate at low voltages without significant loss in signal integrity. The improvement in terms of PDP obtained by the best full-adder cell as compared the best standard design amounts to 24%.
引用
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [31] Design of a novel low power 8-transistor 1-bit full adder cell
    Wei, Yi
    Shen, Ji-zhong
    Journal of Zhejiang University: Science C, 2011, 12 (07): : 604 - 607
  • [32] Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology
    Yadav, Ashish
    Shrivastava, Bhawna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [33] Design of a novel low power 8-transistor 1-bit full adder cell
    Yi WEIJizhong SHEN Department of Information Science and Electronic EngineeringZhejiang UniversityHangzhou China
    JournalofZhejiangUniversity-ScienceC(Computers&Electronics), 2011, 12 (07) : 604 - 607
  • [34] A framework for fair performance evaluation of 1-bit full Adder cells
    Shams, AM
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 6 - 9
  • [35] Design of a novel low power 8-transistor 1-bit full adder cell
    Wei, Yi
    Shen, Ji-zhong
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (07): : 604 - 607
  • [36] A novel high-performance CMOS 1-bit full-adder cell
    Shams, AM
    Bayoumi, MA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) : 478 - 481
  • [37] Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology
    Niranjan, Neeraj Kumar
    Singh, Rajendra Bahadur
    Rizvi, Navaid Z.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4267 - 4272
  • [38] Optimization of Hybrid CMOS Designs Using a New Energy Efficient 1 Bit Hybrid Full Adder
    Lakshmi, S.
    Raj, Meenu C.
    Krishnadas, Deepti
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 905 - 908
  • [39] Design, Simulation and Analysis of Energy Efficient 1-Bit Full Adder at 90nm CMOS Technology for Deep Submicron Levels
    Jain, Rohan
    Singh, Prateek
    Sharma, Anmol
    Sharma, Rajiv
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1444 - 1449
  • [40] Low-power, high-speed 1-bit inexact Full Adder cell designs applicable to low-energy image processing
    Zareei, Zahra
    Navi, Keivan
    Keshavarziyan, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (03) : 375 - 384