On the design of low-energy hybrid CMOS 1-bit full adder cells

被引:0
|
作者
Goel, S [1 ]
Gollamudi, S [1 ]
Kumar, A [1 ]
Bayoumi, M [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
来源
2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present several designs for 1 bit full adder cell featuring hybrid CMOS logic style. These designs are based on a novel XOR-XNOR circuit that simultaneously produces XOR and XNOR full-swing outputs and outperforms its best counterpart showing 39% improvement in PDP. The new full-adder designs are also categorized in three main categories depending upon the implementation of the logic expression for Sum and Carry outputs. The results show that all the proposed designs prove to be energy-efficient and outperform several standard full-adder designs. All the designs are able to operate at low voltages without significant loss in signal integrity. The improvement in terms of PDP obtained by the best full-adder cell as compared the best standard design amounts to 24%.
引用
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [21] HIGH SPEED AREA EFFICIENT 1-BIT HYBRID FULL ADDER
    Kumar, Sachin
    Kumar, Aman
    Bansal, Puneet
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 682 - 686
  • [22] Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
    Navi, Keivan
    Kavehei, Omid
    Ruholamini, Mahnoush
    Sahafi, Amir
    Mehrabi, Shima
    Dadkhahi, Nooshin
    JOURNAL OF COMPUTERS, 2008, 3 (02) : 48 - 54
  • [23] Design and analysis of low power high-speed 1-bit full adder cells for VLSI applications
    Tirumalasetty, Venkata Rao
    Machupalli, Madhusudhan Reddy
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (04) : 521 - 536
  • [24] Low Power Noise Tolerant Domino 1-Bit Full Adder
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 125 - 129
  • [25] A high-performance full swing 1-bit hybrid full adder cell
    Hussain, Shahbaz
    Hasan, Mehedi
    Agrawal, Gazal
    Hasan, Mohd
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (03) : 210 - 217
  • [26] Design of 1-bit Full Adder using β-Driven Threshold Element
    Paul, Madhusmita
    Kapoor, Neha
    Modak, Rohini
    Paul, Tathagata
    Chaudhuri, Rajarshi Roy
    Chowdhury, Subhajit Dutta
    Sarkar, Mili
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [27] Design of power efficient stable 1-bit full adder circuit
    Subramaniam, Shahmini
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    IEICE ELECTRONICS EXPRESS, 2018, 15 (14):
  • [29] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [30] Design of a novel low power 8-transistor 1-bit full adder cell
    Yi Wei
    Ji-zhong Shen
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 604 - 607