Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 50 条
  • [1] SDTSPC-technique for low power noise aware 1-bit full adder
    Preeti Verma
    Ajay K. Sharma
    Arti Noor
    Vinay S. Pandey
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 303 - 314
  • [2] SDTSPC-technique for low power noise aware 1-bit full adder
    Verma, Preeti
    Sharma, Ajay K.
    Noor, Arti
    Pandey, Vinay S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 303 - 314
  • [3] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [4] Low Power Ripple Carry Adder Using Hybrid 1-Bit Full Adder Circuit
    Bagwari, Ashish
    Katna, Isha
    2019 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN 2019), 2019, : 124 - 127
  • [5] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [6] New High Performance 1-Bit Full Adder Using Domino Logic
    Verma, Shekhar
    Kumar, Dhirendra
    Marwah, Gaganpreet Kaur
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 961 - 965
  • [7] Ultra low power 1-bit adder cells
    Darwish, T
    Bayoumi, M
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 290 - 293
  • [8] Performance analysis of low-power 1-bit CMOS full adder cells
    Shams, AM
    Darwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 20 - 29
  • [9] Design of power efficient stable 1-bit full adder circuit
    Subramaniam, Shahmini
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    IEICE ELECTRONICS EXPRESS, 2018, 15 (14):