Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 50 条
  • [31] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [32] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Ayush Kanojia
    Sachin Agrawal
    Rohit Lorenzo
    Wireless Personal Communications, 2023, 129 : 1097 - 1111
  • [33] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [34] Low-Power Hybrid 1-Bit Full-Adder Circuit for Energy Efficient Arithmetic Applications
    Parameshwara, M. C.
    Srinivasaiah, H. C.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (01)
  • [35] Performance Enhancement of a Hybrid 1-bit Full Adder Circuit
    Chauhan, Sugandha
    Sharma, Tripti
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [36] On the design of low-energy hybrid CMOS 1-bit full adder cells
    Goel, S
    Gollamudi, S
    Kumar, A
    Bayoumi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 209 - 212
  • [37] Area and Power Efficient 4-Bit Comparator Design by Using 1-Bit Full Adder Module
    Sharma, Anjali
    Sharma, Pranshu
    2014 INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2014, : 1 - 6
  • [38] Low Power High Speed 1-bit Full Adder Circuit design at 45nm CMOS Technology
    Yadav, Ashish Kumar
    Shrivatava, Bhavana P.
    Dadoriya, Ajay Kumar
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 427 - 432
  • [39] Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic
    Das, Shibam Swamp
    Mishra, Ruby
    Mohapatra, S. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, : 636 - 639
  • [40] A new low-voltage CMOS 1-bit full adder for high performance applications
    Wey, IC
    Huang, CH
    Chow, HC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 21 - 24