Low-Power Hybrid 1-Bit Full-Adder Circuit for Energy Efficient Arithmetic Applications

被引:26
|
作者
Parameshwara, M. C. [1 ]
Srinivasaiah, H. C. [2 ]
机构
[1] Vemana Inst Technol, Dept Elect & Commun Engn ECE, 135-7,14th A Cross, Bangalore 560034, Karnataka, India
[2] Dayananda Sagar Coll Engn, Dept Telecommun Engn TCE, Bengaluru 560078, Karnataka, India
关键词
Low power arithmetic; carry dependent sum; hybrid logic full adder; pass transistor logic; transmission gate logic; PERFORMANCE ANALYSIS; CMOS; DESIGN;
D O I
10.1142/S0218126617500141
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel "16 transistor" (16T) 1-bit Full adder (FA) circuit based on CMOS transmission-gate (TG) and pass transistor logics (PTL) is presented. This 1-bit FA circuit with TG and PTL structure is derived based on carry dependent sum implementation approach. The design metrics (DMs) such as power, delay, power-delay-product (PDP), and transistor-count (TC) for this 1-bit FA are compared against eight other standard and state-of-the-art 1-bit FA circuits reported till date. All the comparisons are done at post layout level with respect to the DMs under consideration. The proposed 1-bit FA dissipates an average power of 2.118 W, with a delay of 606 ps, with an area of 33.1 mu m(2), resulting in a PDP of 1.28 fJ. This power and hence the PDP is the lowest of all, ever reported till date. In this comparative study a common test bench with a supply voltage V-DD = 1.2 V, input signal frequency f(in) = 200 MHz is used. This 1-bit FA is designed and implemented using Cadences' 90 nm "generic-process-design-kit" (GPDK).
引用
下载
收藏
页数:15
相关论文
共 50 条
  • [1] Low-power and high-performance 1-bit set Full-adder
    Paulthurai, Anbarasu
    Dharmaraj, Balamurugan
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2013, 6 (02): : 105 - 111
  • [2] Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
    Navi, Keivan
    Kavehei, Omid
    Ruholamini, Mahnoush
    Sahafi, Amir
    Mehrabi, Shima
    Dadkhahi, Nooshin
    JOURNAL OF COMPUTERS, 2008, 3 (02) : 48 - 54
  • [3] Low Power Ripple Carry Adder Using Hybrid 1-Bit Full Adder Circuit
    Bagwari, Ashish
    Katna, Isha
    2019 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN 2019), 2019, : 124 - 127
  • [4] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [5] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [6] Design of power efficient stable 1-bit full adder circuit
    Subramaniam, Shahmini
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    IEICE ELECTRONICS EXPRESS, 2018, 15 (14):
  • [7] Design of a Scalable Low-Power 1-Bit Hybrid Full Adder for Fast Computation
    Hasan, Mehedi
    Hossein, Md. Jobayer
    Hossain, Mainul
    Zaman, Hasan U.
    Islam, Sharnali
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (08) : 1464 - 1468
  • [8] Ultra Low-Power Full-Adder for Biomedical Applications
    Chew, Eng Sue
    Phyu, Myint Wai
    Goh, Wang Ling
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 115 - 118
  • [9] Novel 1-bit full adder cells for low-power System-On-Chip applications
    Sayed, M
    Badawy, W
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 314 - 323
  • [10] Investigation of low-power low-voltage circuit techniques for a hybrid full-adder cell
    Hassoune, I
    Neve, A
    Legat, JD
    Flandre, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 189 - 197