Low Power Noise Tolerant Domino 1-Bit Full Adder

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
Delay; Domino logic; Dynamic logic; Full adder; Power consumption; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
A new low power dynamic CMOS one bit full adder cell is presented in this paper. In this design technique is based on semi-domino logic. This new adder cell was compared with some previous proposed widely used dynamic adders as well as other conventional architectures. Objective of this work is to inspect the power, delay, power-delay product and leakage performance of low voltage full adder cells in different CMOS logic styles. Simulation results demonstrate the superiority of the proposed adder circuit against the pre-proposed adder circuits in terms of power, delay, PDP. The proposed style gets its benefit in terms of power, delay, PDP, and noise tolerance. The performance of the adder circuits is based on UMC 180nm CMOS process models at the supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. Simulation results tell that the proposed circuit exhibits a lower PDP and is faster when it was compared with available 1-bit full adder circuits.
引用
收藏
页码:125 / 129
页数:5
相关论文
共 50 条
  • [41] A framework for fair performance evaluation of 1-bit full Adder cells
    Shams, AM
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 6 - 9
  • [42] Design of 1-bit Full Adder using β-Driven Threshold Element
    Paul, Madhusmita
    Kapoor, Neha
    Modak, Rohini
    Paul, Tathagata
    Chaudhuri, Rajarshi Roy
    Chowdhury, Subhajit Dutta
    Sarkar, Mili
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [43] Performance Comparison of 1-Bit Conventional and Hybrid Full Adder Circuits
    Hussain, Inamul
    Chaudhury, Saurabh
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 43 - 50
  • [44] Delay and Energy Efficiency Analysis of a 1-bit CMOS Full Adder
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (2-3): : 263 - 269
  • [45] Experimental Demonstration of a 1-Bit Full Adder in Perpendicular Nanomagnetic Logic
    Breitkreutz, Stephan
    Kiermaier, Josef
    Eichwald, Irina
    Hildbrand, Christian
    Csaba, Gyorgy
    Schmitt-Landsiedel, Doris
    Becherer, Markus
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (07) : 4464 - 4467
  • [46] HIGH SPEED AREA EFFICIENT 1-BIT HYBRID FULL ADDER
    Kumar, Sachin
    Kumar, Aman
    Bansal, Puneet
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 682 - 686
  • [47] A high-performance full swing 1-bit hybrid full adder cell
    Hussain, Shahbaz
    Hasan, Mehedi
    Agrawal, Gazal
    Hasan, Mohd
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (03) : 210 - 217
  • [48] Comparative Analysis and Optimization of Active Power and Delay of 1-Bit Full Adder at 45 nm Technology
    Gupta, Raju
    Pandey, Satya Prakash
    Akashe, Shyam
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [49] Power optimization of 1-bit CMOS full adder using gate resizing and voltage scaling technique
    Xie, Q
    Chen, CH
    CCCT 2003, VOL 4, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: I, 2003, : 213 - 217
  • [50] Performance Analysis of 1-Bit Full Adder using Different Design Techniques
    Sreelatha, P.
    Lakshmi, P. Koti
    Rao, Rameshwar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2262 - 2266