On the design of low-energy hybrid CMOS 1-bit full adder cells

被引:0
|
作者
Goel, S [1 ]
Gollamudi, S [1 ]
Kumar, A [1 ]
Bayoumi, M [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
来源
2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present several designs for 1 bit full adder cell featuring hybrid CMOS logic style. These designs are based on a novel XOR-XNOR circuit that simultaneously produces XOR and XNOR full-swing outputs and outperforms its best counterpart showing 39% improvement in PDP. The new full-adder designs are also categorized in three main categories depending upon the implementation of the logic expression for Sum and Carry outputs. The results show that all the proposed designs prove to be energy-efficient and outperform several standard full-adder designs. All the designs are able to operate at low voltages without significant loss in signal integrity. The improvement in terms of PDP obtained by the best full-adder cell as compared the best standard design amounts to 24%.
引用
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [41] A Low-Power CLA Adder using a 1-bit Hybrid Full-Adder on the 45nm Technology
    Bonam, Raghavaiah
    Mareedu, Sai Surya
    Kumar, J. Prasanth
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [42] Performance Analysis of 1-Bit Full Adder using Different Design Techniques
    Sreelatha, P.
    Lakshmi, P. Koti
    Rao, Rameshwar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2262 - 2266
  • [43] Design of Fast and Efficient 1-bit Full Adder and its Performance Analysis
    Shinde, Kunjan D.
    Nidagundi, Jayashree C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 1275 - 1279
  • [44] Leakage Reduction Methodology of 1-bit Full Adder in 180nm CMOS Technology
    Deb, Prasenjit
    Majumder, Alak
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 199 - 203
  • [45] Novel 1-bit full adder cells for low-power System-On-Chip applications
    Sayed, M
    Badawy, W
    SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 314 - 323
  • [46] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Ayush Kanojia
    Sachin Agrawal
    Rohit Lorenzo
    Wireless Personal Communications, 2023, 129 : 1097 - 1111
  • [47] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Kanojia, Ayush
    Agrawal, Sachin
    Lorenzo, Rohit
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 129 (02) : 1097 - 1111
  • [48] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [49] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [50] Multioperative reversible gate design with implementation of 1-bit full adder and subtractor along with energy dissipation analysis
    Riyaz, Sadat
    Naz, Syed Farah
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 990 - 1012