Design of a novel low power 8-transistor 1-bit full adder cell

被引:0
|
作者
Wei, Yi [1 ]
Shen, Ji-zhong [1 ]
机构
[1] Department of Information Science and Electronic Engineering, Zhejiang University, Hangzhou,310027, China
来源
基金
中国国家自然科学基金;
关键词
CMOS integrated circuits - VLSI circuits - Digital signal processing - Electric power utilization - Integrated circuit design - Low power electronics - Timing circuits;
D O I
暂无
中图分类号
学科分类号
摘要
An addition is a fundamental arithmetic operation which is used extensively in many very large-scale integration (VLSI) systems such as application-specific digital signal processing (DSP) and microprocessors. An adder determines the overall performance of the circuits in most of those systems. In this paper we propose a novel 1-bit full adder cell which uses only eight transistors. In this design, three multiplexers and one inverter are applied to minimize the transistor count and reduce power consumption. The power dissipation, propagation delay, and power-delay produced using the new design are analyzed and compared with those of other designs using HSPICE simulations. The results show that the proposed adder has both lower power consumption and a lower power-delay product (PDP) value. The low power and low transistor count make the novel 8T full adder cell a candidate for power-efficient applications. © 2011, Journal of Zhejiang University Science Editorial Office and Springer-Verlag Berlin Heidelberg.
引用
收藏
页码:604 / 607
相关论文
共 50 条
  • [1] Design of a novel low power 8-transistor 1-bit full adder cell
    Yi WEIJizhong SHEN Department of Information Science and Electronic EngineeringZhejiang UniversityHangzhou China
    JournalofZhejiangUniversity-ScienceC(Computers&Electronics), 2011, 12 (07) : 604 - 607
  • [2] Design of a novel low power 8-transistor 1-bit full adder cell
    Yi Wei
    Ji-zhong Shen
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 604 - 607
  • [4] Design of a novel low power 8-transistor 1-bit full adder cell
    Wei, Yi
    Shen, Ji-zhong
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (07): : 604 - 607
  • [5] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [6] A novel CMOS 1-bit 8T full adder cell
    Sharma, Tripti
    Sharma, K.G.
    Singh, B.P.
    Arora, Neha
    WSEAS Transactions on Systems, 2010, 9 (03): : 317 - 326
  • [7] AN IMPLEMENTATION OF 1-BIT LOW POWER FULL ADDER BASED ON MULTIPLEXER AND PASS TRANSISTOR LOGIC
    Parihar, Rajesh
    Tiwari, Nidhi
    Mandloi, Aditya
    Kumar, Binod
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [8] Performance Optimization of 1-bit Full Adder Cell based on CNTFET Transistor
    Ghabri, Houda
    Ben Issa, Dalenda
    Samet, Hekmet
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2019, 9 (06) : 4933 - 4936
  • [9] Low Power Noise Tolerant Domino 1-Bit Full Adder
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 125 - 129
  • [10] Design of power efficient stable 1-bit full adder circuit
    Subramaniam, Shahmini
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    IEICE ELECTRONICS EXPRESS, 2018, 15 (14):