A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
|
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 50 条
  • [21] A LOW-POWER CMOS TIME-TO-DIGITAL CONVERTER
    RAISANENRUOTSALAINEN, E
    RAHKONEN, T
    KOSTAMOVAARA, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (09) : 984 - 990
  • [22] High⁃Resolution Time⁃to⁃Digital Converter for Multichannel Photon⁃ Arrival⁃Time Measurements
    Ge, Wenbo
    Guo, Yanqiang
    Lin, Fading
    Cui, Xinxuan
    Guo, Xiaomin
    CHINESE JOURNAL OF LASERS-ZHONGGUO JIGUANG, 2025, 52 (02):
  • [23] A fast-lock-in ADPLL with high-resolution and low-power DCO for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 105 - +
  • [24] A high resolution Time-to-Digital Converter (TDC) based on self-calibrated Digital-to-Time Converter (DTC)
    Ouyang, Tingbing
    Wang, Bo
    Gao, Lizhao
    Gu, Jiangtao
    Zhang, Chao
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 675 - 678
  • [25] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [26] DESIGN OF A HIGH RESOLUTION TIME TO DIGITAL CONVERTER BASED ON AN INTERPOLATION TECHNIQUE
    Rezvanyvardom, Mahdi
    Farshidi, Ebrahim
    ELECTRONICS WORLD, 2015, 121 (1951): : 24 - 28
  • [27] Design of a High-Resolution Time-to-Digital Converter Chip
    Jiang, Anping
    Niu, Yanbo
    Guo, Xiao
    Hu, Guicai
    Wu, Xiaojing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923
  • [28] High resolution heterodyne interferometer based on time-to-digital converter
    Wang Fei
    Long Zhangcai
    Zhang Bin
    Zhao Meirong
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):
  • [29] A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted ADPLL in 0.13um CMOS
    Ji, Wei-wei
    Liu, Peng-fei
    Niu, Yang-yang
    Li, Wei
    Li, Ning
    Ren, Jun-yan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1055 - 1057
  • [30] The Design of a 0.15 ps High Resolution Time-to-Digital Converter
    Lee, Jongsuk
    Moon, Yong
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 334 - 341