A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
|
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 50 条
  • [41] High frequency, high time resolution time-to-digital converter employing passive resonating circuits
    Ripamonti, Giancarlo
    Abba, Andrea
    Geraci, Angelo
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2010, 81 (05):
  • [42] A high-resolution time-to-digital converter using a three-level resolution
    Dehghani, Asma
    Saneei, Mohsen
    Mahani, Ali
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (08) : 1248 - 1261
  • [43] A High Speed Low Power Pipelined SAR Analog to Digital Converter
    Kuo, Ko-Chi
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [44] High-Resolution Digital-to-Time Converter Implemented in an FPGA Chip
    Wang, Hai
    Zhang, Min
    Liu, Yan
    APPLIED SCIENCES-BASEL, 2017, 7 (01):
  • [45] A high-resolution and fast-conversion time-to-digital converter
    Hwang, CS
    Chen, PK
    Tsao, HW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 37 - 40
  • [46] A High-Resolution Calibration Method for Time-to-Digital Converter of Lidar
    Liu, Ruqing
    Li, Feng
    Zhu, Jingguo
    Jiang, Yan
    Jiang, Chenghao
    Hu, Tao
    CHINESE JOURNAL OF ELECTRONICS, 2025, 34 (01) : 222 - 228
  • [47] A calibration technique for a high-resolution flash time-to-digital converter
    Levine, PM
    Roberts, GW
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 253 - 256
  • [48] A HIGH RESOLUTION CAPACITANCE DEVIATION-TO-DIGITAL CONVERTER UTILIZING TIME STRETCHING
    Kim, Manho
    Xing, Nan
    Shin, Dong-Yong
    Lee, Hyunjoong
    Kim, Suhwan
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 83 - 86
  • [49] A High Resolution Displacement Measurement System Based on Time-to-Digital Converter
    Li, Cunlong
    Chen, Weimin
    Zhang, Peng
    Zheng, Daqing
    Chen, Shiyong
    Yan, Rong
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (12) : 902 - 904
  • [50] A High-Resolution Calibration Method for Time-to-Digital Converter of Lidar
    Ruqing Liu
    Feng Li
    Jingguo Zhu
    Yan Jiang
    Chenghao Jiang
    Tao Hu
    Chinese Journal of Electronics, 2025, 34 (01) : 222 - 228