Application specific network-on-chip design with guaranteed quality approximation algorithms

被引:0
|
作者
Srinivasan, Krishnan [1 ]
Chatha, Karam S. [1 ]
Konjevod, Goran [1 ]
机构
[1] Arizona State Univ, Dept Comp Sci & Engn, PO Box 875406, Tempe, AZ 85287 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip (NoC) architectures with optimized topologies have been shown to be superior to regular architectures (such as mesh) for application specific multiprocessor System-on-Chip (MPSoC) devices. The application specific NoC design problem takes as input the system-level floorplan of the computation architecture, characterized library of NoC components, and the communication performance requirements. The objective is to generate an optimized NoC topology, and routes for the communication traces on the architecture such that the performance requirements are satisfied and power consumption is minimized. The paper discusses a two stage automated approach consisting of i) core to router mapping, and ii) topology and route generation for design of custom NoC architectures. In particular it presents an optimal technique for core to router mapping (stage i), and a factor 2 approximation algorithm for custom topology generation (stage ii). The superior quality of the techniques is established by experimentation with benchmark applications, and comparisons with integer linear programming (ILP) formulations, and heuristic techniques.
引用
收藏
页码:184 / +
页数:2
相关论文
共 50 条
  • [31] RONoC: A Reconfigurable Architecture for Application-Specific Optical Network-on-Chip
    Gu, Huaxi
    Chen, Zheng
    Yang, Yintang
    Ding, Hui
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2014, E97D (01): : 142 - 145
  • [32] Application-Specific Network-on-Chip synthesis with flexible router Placement
    Soumya, J.
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (07) : 361 - 371
  • [33] Design and Implementation of Backtracking Wave-Pipeline Switch to Support Guaranteed Throughput in Network-on-Chip
    Phi-Hung Pham
    Park, Jongsun
    Phuong Mau
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 270 - 283
  • [34] A Spectral Clustering Approach to Application-Specific Network-on-Chip Synthesis
    Todorov, Vladimir
    Mueller-Gritschneder, Daniel
    Reinig, Helmut
    Schlichtmann, Ulf
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1783 - 1788
  • [35] Deterministic Synthesis of Hybrid Application-Specific Network-on-Chip Topologies
    Todorov, Vladimir
    Mueller-Gritschneder, Daniel
    Reinig, Helmut
    Schlichtmann, Ulf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (10) : 1503 - 1516
  • [36] Network-on-Chip Routing Algorithms by Breaking Cycles
    Tang, Minghua
    Lin, Xiaola
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PT 1, PROCEEDINGS, 2010, 6081 : 163 - 173
  • [37] Genetic Algorithm Based Topology Generation for Application Specific Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3156 - 3159
  • [38] Automated techniques for synthesis of application-specific network-on-chip architectures
    Chatha, Karam S.
    Srinivasan, Krishnan
    Konjevod, Goran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (08) : 1425 - 1438
  • [39] DESIGN CONCEPT AND MICROARCHITECTURE OF NETWORK-ON-CHIP WITH BEST-EFFORT AND GUARANTEED-THROUGHPUT SERVICES
    Samman, Faizal Arya
    Hollstein, Thomas
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2019, 15 (01): : 305 - 319
  • [40] Asynchronous network node design for network-on-chip
    Wang, X
    Sigüenza-Tortosa, D
    Ahonen, T
    Nurmi, J
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 55 - 58