Application specific network-on-chip design with guaranteed quality approximation algorithms

被引:0
|
作者
Srinivasan, Krishnan [1 ]
Chatha, Karam S. [1 ]
Konjevod, Goran [1 ]
机构
[1] Arizona State Univ, Dept Comp Sci & Engn, PO Box 875406, Tempe, AZ 85287 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip (NoC) architectures with optimized topologies have been shown to be superior to regular architectures (such as mesh) for application specific multiprocessor System-on-Chip (MPSoC) devices. The application specific NoC design problem takes as input the system-level floorplan of the computation architecture, characterized library of NoC components, and the communication performance requirements. The objective is to generate an optimized NoC topology, and routes for the communication traces on the architecture such that the performance requirements are satisfied and power consumption is minimized. The paper discusses a two stage automated approach consisting of i) core to router mapping, and ii) topology and route generation for design of custom NoC architectures. In particular it presents an optimal technique for core to router mapping (stage i), and a factor 2 approximation algorithm for custom topology generation (stage ii). The superior quality of the techniques is established by experimentation with benchmark applications, and comparisons with integer linear programming (ILP) formulations, and heuristic techniques.
引用
收藏
页码:184 / +
页数:2
相关论文
共 50 条
  • [41] Fast Energy Aware Application Specific Network-on-Chip Topology Generator
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 250 - +
  • [42] An Application-Specific Network-on-Chip for Control Architectures in RF Transceivers
    Brandstaetter, Siegfried
    Huemer, Mario
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 68 - 75
  • [43] Switch design and implementation for Network-on-Chip
    Ye, Qiang
    Liu, Jian
    Zheng, Li-Rong
    Proceedings of the Seventh IEEE CPMT Conference on High Density Microsystem Design, Packaging and Failure Analysis (HDP'05), 2005, : 412 - 418
  • [44] Developing Domain-Knowledge Evolutionary Algorithms for Network-on-Chip Application Mapping
    Radu, Ciprian
    Mahbub, Md Shahriar
    Vintan, Lucian
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (01) : 65 - 78
  • [45] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272
  • [46] Network-on-Chip design and synthesis outlook
    Atienza, David
    Angiolini, Federico
    Murali, Srinivasan
    Pullini, Antonio
    Benini, Luca
    De Micheli, Giovanni
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (03) : 340 - 359
  • [47] The Design and Implementation of a Hierarchical Network-on-Chip
    Braham, Chorfi Chandarli
    Ji Weixing
    Zhang Lingyu
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 2966 - 2974
  • [48] Network-on-chip architectures and design methods
    Benini, L
    Bertozzi, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 261 - 272
  • [49] A design flow for an optimized congestion-aware application-specific wireless network-on-chip architecture
    Dehghani, Abbas
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2020, 106 : 234 - 249
  • [50] Hierarchical network-on-chip design method
    Microprocessor Research and Development Center, Peking University, Beijing 100871, China
    Beijing Daxue Xuebao Ziran Kexue Ban, 2007, 5 (669-676):