Application specific network-on-chip design with guaranteed quality approximation algorithms

被引:0
|
作者
Srinivasan, Krishnan [1 ]
Chatha, Karam S. [1 ]
Konjevod, Goran [1 ]
机构
[1] Arizona State Univ, Dept Comp Sci & Engn, PO Box 875406, Tempe, AZ 85287 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip (NoC) architectures with optimized topologies have been shown to be superior to regular architectures (such as mesh) for application specific multiprocessor System-on-Chip (MPSoC) devices. The application specific NoC design problem takes as input the system-level floorplan of the computation architecture, characterized library of NoC components, and the communication performance requirements. The objective is to generate an optimized NoC topology, and routes for the communication traces on the architecture such that the performance requirements are satisfied and power consumption is minimized. The paper discusses a two stage automated approach consisting of i) core to router mapping, and ii) topology and route generation for design of custom NoC architectures. In particular it presents an optimal technique for core to router mapping (stage i), and a factor 2 approximation algorithm for custom topology generation (stage ii). The superior quality of the techniques is established by experimentation with benchmark applications, and comparisons with integer linear programming (ILP) formulations, and heuristic techniques.
引用
收藏
页码:184 / +
页数:2
相关论文
共 50 条
  • [21] An application-specific buffer allocation algorithm for network-on-chip
    Yin, Ya-Ming
    Chen, Shu-Ming
    Sun, Shu-Wei
    Wang, Yao-Hua
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2009, 31 (05): : 44 - 49
  • [22] A Fault Tolerant Approach for Application-Specific Network-on-Chip
    Khoroush, Somayeh
    Reshadi, Midia
    2013 NORCHIP, 2013,
  • [23] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [24] Application mapping algorithms for mesh-based network-on-chip architectures
    Tosun, Suleyman
    Ozturk, Ozcan
    Ozkan, Erencan
    Ozen, Meltem
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (03): : 995 - 1017
  • [25] Application mapping algorithms for mesh-based network-on-chip architectures
    Suleyman Tosun
    Ozcan Ozturk
    Erencan Ozkan
    Meltem Ozen
    The Journal of Supercomputing, 2015, 71 : 995 - 1017
  • [26] Power-efficient Partitioning and Cluster Generation Design for Application-Specific Network-on-Chip
    Ma, Jiayi
    Hao, Cong
    Zhang, Wencan
    Yoshimura, Takeshi
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 83 - 84
  • [27] Application-Specific 3D Network-on-Chip Design Using Simulated Allocation
    Zhou, Pingqiang
    Yuh, Ping-Hung
    Sapatnekar, Sachin S.
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 509 - +
  • [28] FILA: Fault-model for Interconnection Links in Application-Specific Network-on-Chip Design
    Bhanu, P. Veda
    Vudadha, Chetan
    Soumya, J.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [29] Fault tolerant algorithms for network-on-chip interconnect
    Pirretti, M
    Link, GM
    Brooks, RR
    Vijaykrishnan, N
    Kandemir, M
    Irwin, MJ
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 46 - 51
  • [30] POSEIDON: A Framework for Application-Specific Network-on-Chip Synthesis for Heterogeneous Chip Multiprocessors
    Kwon, Soohyun
    Pasricha, Sudeep
    Cho, Jeonghun
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 182 - 188